## Power Output Stage Automatic Bias System

## features

- Set Class AB Bias Currents
- Eliminates Adjustments
- Eliminates Thermal Runaway of $\mathrm{I}_{0}$
- Corrects for Device Mismatch
- Simplifies Heat Sinking
- Programmable Current Limit
- May Be Paralleled for Higher Current
- Small SO-8 or PDIP Package


## APPLICATIONS

- Biasing Power MOSFETs
- High Voltage Amplifiers
- Shaker Table Amplifiers
- Audio Power Amplifiers


## DESCRIPTION

The $\mathrm{LT}^{\circledR} 1166$ is a bias generating system for controlling class AB output current in high powered amplifiers. When connected with external transistors, the circuit becomes a unity-gain voltage follower. The LT1166 is ideally suited for driving power MOSFET devices because it eliminates all quiescent current adjustments and critical transistor matching. Multiple output stages using the LT1166 can be paralleled to obtain higher output current.
Thermal runaway of the quiescent point is eliminated because the bias system senses the current in each power transistor by using a small external sense resistor. A high speed regulator loop controls the amount of drive applied to each power device. The LT1166 can be biased from a pair of resistors or current sources and because it operates on the drive voltage to the output transistors, it operates on any supply voltage.
$\overline{\boldsymbol{\wedge}}$, LTC and LT are registered trademarks of Linear Technology Corporation.

## TYPICAL APPLICATION



Figure 1. Unity Gain Buffer with Current Limit

Unity Gain Buffer Amp Driving $1 \Omega$ Load


## ABSOLUTE MAXIMUM RATINGS

Supply Current (Pin 1 or Pin 4) ......................... 75mA
Differential Voltage (Pin 2 to Pin 3) ...................... $\pm 6 \mathrm{~V}$
Output Short-Circuit Duration (Note 1) .........Continuous
Specified Temperature Range (Note 2) ........ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Operating Temperature Range ............... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Junction Temperature (Note 3)......................... $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION

| TOP VIEW |  |  |  | ORDER PART |
| :---: | :--- | :--- | :---: | :---: |
| NUMBER |  |  |  |  |

Consult factory for Industrial and Military grade parts.

## ELECTRICAL CHARACTERISTICS

Pin $1=2 V$, Pin $4=-2 V$, Operating current $15 m A$ and $R_{I N}=20 k$, unless otherwise specified.

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Offset Voltage | Operating Current 15mA to 50mA | $\bullet$ |  | 50 | 250 | mV |
| Input Bias Current | Operating Current 15mA to 50mA (Note 4) | $\bullet$ |  | 2 | 10 | $\mu \mathrm{A}$ |
| Input Resistance | Operating Current 15mA to 50mA (Note 5) | $\bullet$ | 2 | 15 |  | $\mathrm{M} \Omega$ |
| $\mathrm{V}_{\text {AB }}$ (Top) | Measure Pin 8 to Pin 3, No Load |  | 14 | 20 | 26 | mV |
| $\mathrm{V}_{\text {AB }}$ (Bottom) | Measure Pin 5 to Pin 3, No Load |  | -14 | -20 | -26 | mV |
| Voltage Compliance | Operating Current $=50 \mathrm{~mA}$ (Notes 6, 9) | $\bullet$ | $\pm 2$ |  | $\pm 10$ | V |
| Current Compliance | Operating Voltage $= \pm 2 \mathrm{~V}$ | $\bullet$ | $\pm 4$ |  | $\pm 50$ | mA |
| Transconductance | (Note 7) |  |  |  |  |  |
| gmeC2 | Pin $1=2 \mathrm{~V}$, Pin $4=-2 \mathrm{~V}$ | $\bullet$ | 0.08 | 0.100 | 0.13 | mho |
| $\mathrm{gm}_{\text {EE2 }}$ | Pin $1=2 V$, Pin $4=-2 V$ | - | 0.08 | 0.100 | 0.13 | mho |
| $\mathrm{gm}_{\text {ccio }}$ | Pin $1=10 \mathrm{~V}$, Pin $4=-10 \mathrm{~V}$ | $\bullet$ | 0.09 | 0.125 | 0.16 | mho |
| $\mathrm{gm}_{\text {EE10 }}$ | Pin $1=10 \mathrm{~V}$, Pin $4=-10 \mathrm{~V}$ | $\bullet$ | 0.09 | 0.125 | 0.16 | mho |
| $\mathrm{PSRR}_{\text {ch }}$ | (Note 8) |  |  | 19 |  | dB |
| PSRREE $^{\text {ene }}$ | (Note 8) |  |  | 19 |  | dB |
| Current Limit Voltage | Operating Current 15 mA to 50 mA Pin 7 Voltage to Pin 3 <br> Pin 6 Voltage to Pin 3 | $\bullet$ | $\begin{array}{r} 1.0 \\ -1.0 \end{array}$ | $\begin{array}{r} 1.3 \\ -1.3 \end{array}$ | $\begin{array}{r} 1.5 \\ -1.5 \end{array}$ | V |

The - denotes specifications which apply over the full operating temperature range.
Note 1: External power devices may require heat sinking.
Note 2: Commercial grade parts are designed to operate over the temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ but are neither tested nor guaranteed beyond $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. Industrial grade parts specified and tested over $-40^{\circ} \mathrm{C}$ and $85^{\circ} \mathrm{C}$ are available on special request, consult factory.
Note 3: $T_{j}$ calculated from the ambient temperature $T_{A}$ and the power dissipation $P_{D}$ according to the following formulas:

LT1166CN8: $T_{J}=T_{A}+\left(P_{D} \cdot 100^{\circ} \mathrm{C} / \mathrm{W}\right)$
LT1166CS8: $T_{J}=T_{A}+\left(P_{D} \bullet 150^{\circ} \mathrm{C} / \mathrm{W}\right)$
Note 4: $I_{\text {TOP }}=I_{\text {BOTTOM }}$

Note 5: The input resistance is typically $15 \mathrm{M} \Omega$ when the loop is closed. When the loop is open (current limit) the input resistance drops to $200 \Omega$ referred to Pin 3.
Note 6: Maximum $\mathrm{T}_{\mathrm{J}}$ can be exceeded with 50 mA operating current and simultaneous 10 V and -10 V ( 20 V total).
Note 7: Apply $\pm 200 \mathrm{mV}$ to Pin 2 and measure current change in Pin 1 and 4. Pin 3 is grounded.
Note 8: $\quad$ PSRR $\mathrm{CC}=\frac{g m_{\mathrm{CC} 2}-\mathrm{gm}_{\mathrm{CC} 10}}{g \mathrm{~m} \mathrm{CC} 2}$
PSRRR $_{\text {EE }}=\frac{g m_{E E 2}-g m_{E E 10}}{g m}$
Note 9: For Linear Operation, Pin 1 must not be less than 2V or more than 10 V from Pin 3. Similarly, Pin 4 must not be less than 2 V or more than 10 V from Pin 3.

## TYPICAL PERFORMAOCE CHARACTERISTICS

Input Bias Current vs
Current Source Mismatch


LT1166•TPC01
Input Bias Current vs
Temperature


LT1166•TPC04
Closed-Loop Voltage Gain vs
Frequency


Output Offset Voltage vs
Current Source Mismatch


Output Voltage vs Input Voltage


Voltage Across Sense Resistors vs Temperature


LT1166•TPC08

Output Offset Voltage vs Temperature


LT1166•TPC03
Open-Loop Voltage Gain vs Frequency


Current Limit Pin Voltage vs Temperature


LT1166• TPC09

## TYPICAL PERFORMAOCE CHARACTERISTICS




Sense Pin Voltage Referenced to $V_{\text {OUT }}$ vs Load Current


## PIn functions

$\mathrm{V}_{\text {TOP }}$ (Pin 1): Pin 1 establishes the top side drive voltage for the output transistors. Operating supply current enters Pin 1 and a portion biases internal circuitry; Pin 1 current should be greater than 4mA. Pin 1 voltage is internally clamped to 12 V with respect to $\mathrm{V}_{\text {Out }}$ and the pin current should be limited to 75 mA maximum.
$\mathrm{V}_{\mathrm{IN}}$ (Pin 2): Pin 2 is the input to a unity gain buffer which drives $\mathrm{V}_{\text {OUT }}$ (Pin 3). During a fault condition (short circuit) the input impedance drops to $200 \Omega$ and the input current must be limited to 5 mA or $\mathrm{V}_{\text {IN }}$ to $\mathrm{V}_{\text {Out }}$ limited to less than $\pm 6 \mathrm{~V}$.
$\mathrm{V}_{\text {OUT }}$ (Pin 3): Pin 3 of the LT1166 is the output of a voltage control loop that maintains the output voltage at the input voltage.
$\mathrm{V}_{\text {Botтом }}$ (Pin 4): Pin 4 establishes the bottom side drive voltage for the output transistors. Operating supply current exits this pin; Pin 4 current should be greater than 4 mA . Pin 4 voltage is internally clamped to -12 V with respect to $\mathrm{V}_{\text {Out }}$ and the pin current should be limited to 75 mA maximum.

SENSE- (Pin 5): The Sense- ${ }^{-}$pin voltage is established by the current control loop and it controls the output quiescent current in the bottom side power device. Limit the maximum differential voltage between Pin 5 and Pin 3 to $\pm 6 \mathrm{~V}$ during fault conditions.
$\mathrm{ILIM}^{-}$(Pin 6): The negative side current limit, limits the voltage at $\mathrm{V}_{\text {BOtTom }}$ to $\mathrm{V}_{\text {OUT }}$ during a negative fault condition. The maximum reverse voltage on Pin 6 with respect to $\mathrm{V}_{\text {Out }}$ is 6 V .
$\mathrm{ILIM}^{+}$(Pin 7): The positive side current limit, limits the voltage at $\mathrm{V}_{\text {TOP }}$ to $\mathrm{V}_{\text {OUT }}$ during a positive fault condition. The maximum reverse voltage on Pin 7 with respect to $V_{\text {Out }}$ is -6 V .
SENSE ${ }^{+}$(Pin 8): The Sense ${ }^{+}$pin voltage is established by the current control loop and it controls the output quiescent current in the top side power device. Limit the maximum differential voltage between Pin 8 and Pin 3 to $\pm 6 \mathrm{~V}$ during fault conditions.

## APPLICATIONS INFORMATION

## Overvoltage Protection

The supplies $\mathrm{V}_{\text {TOP }}$ (Pin 1) and $\mathrm{V}_{\text {BOTTOM }}$ (Pin 4) have clamp diodes that turn on when they exceed $\pm 12 \mathrm{~V}$. These diodes act as ESD protection and serve to protect the LT1166 when used with large power MOS devices that produce high $V_{G S}$ voltage. Current into Pin 1 or Pin 4 should be limited to $\pm 75 \mathrm{~mA}$ maximum.

## Multiplier Operation

Figure 2 shows the current multiplier circuit internal to the LT1166 and how it works in conjunction with power output transistors. The supply voltages $\mathrm{V}_{\mathrm{T}}(\mathrm{top})$ and $\mathrm{V}_{\mathrm{B}}$ (bottom) of the LT1166 are set by the required "on" voltage of the power devices. A reference current $I_{\text {REF }}$ sets a constant $\mathrm{V}_{\mathrm{BE7}}$ and $\mathrm{V}_{\mathrm{BE}}$. This voltage is across emitter base of Q9 and Q10 which are 1/10 the emitter area of Q7 and Q8. The expression for this current multiplier is:

$$
V_{B E 7}+V_{B E 8}=V_{B E 9}+V_{B E 10}
$$

or in terms of current:

$$
\left(I_{C 9}\right)\left(I_{C 10}\right)=\left(I_{\text {REF }}\right)^{2} / 100=\text { Constant }
$$

The product of $\mathrm{I}_{\mathrm{Cg}}$ and $\mathrm{I}_{\mathrm{C} 10}$ is constant. These currents are mirrored and set the voltage on the (+) inputs of a pair of


Figure 2. Constant Product Generator
internal op amps. The feedback of the op amps force the same voltage on the (-) inputs and these voltages then appear on the sense resistors in series with the power devices. The product of the two currents in the power devices is constant, as one increases the other decreases. The excellent logging nature of Q9 and Q10 allows this relation to hold over many decades in current.
The total current in Q7 and Q8 is actually the sum of $I_{\text {REF }}$ and a small error current from the shunt regulator. During high output current conditions the error current from the regulator decreases. Current conducted by the regulator also decreases allowing $\mathrm{V}_{T}$ or $\mathrm{V}_{\mathrm{B}}$ to increase by an amount needed to drive the power devices.

## Driving the Input Stage

Figure 3 shows the input transconductance stage of the LT1166 that provides a way to drive $\mathrm{V}_{T}$ and $\mathrm{V}_{\mathrm{B}}$. When a positive voltage $\mathrm{V}_{\text {IN }}$ is applied to $\mathrm{R}_{\text {IN }}$, a small input current flows into R2 and the emitter of Q2. This effect causes $V_{0}$ to follow $\mathrm{V}_{\text {IN }}$ within the gain error of the amplifier. The input current is then mirrored by Q3/Q4 and current supplied to Q4's collector is sourced by power device M1. The signal current in Q4's emitter is absorbed by external resistor $\mathrm{R}_{\mathrm{B}}$ and this causes $\mathrm{V}_{\mathrm{B}}$ to rise by the same amount


Figure 3. Input Stage Driving Gates

## APPLICATIONS IOFORMATION

as $\mathrm{V}_{\text {IN }}$. Similarly for $\mathrm{V}_{T}$, when positive voltage is applied to $\mathrm{R}_{\mathrm{IN}}$, current that was flowing in R1 and Q1 is now supplied through $\mathrm{R}_{\mathrm{IN}}$. This effect reduces the current in mirror Q5/ Q6. The reduced current has the effect of reducing the drop on $\mathrm{R}_{\mathrm{T}}$, and $\mathrm{V}_{\mathrm{T}}$ rises to make $\mathrm{V}_{0}$ track $\mathrm{V}_{\mathrm{IN}}$.

The open-loop voltage gain $V_{0} /\left(V_{I N}-V_{\text {PIN2 }}\right)$ can be increased by replacing $R_{T}$ and $R_{B}$ with current sources. The effect of this is to increase the voltage gain $V_{\text {OUT }} / V_{\text {IN }}$ from approximately 0.8 to 1 (see Typical Performance Characteristics curves). The use of current sources instead of resistors greatly increases loop gain and this compensates for the nonlinearity of the output stage resulting in much lower distortion.

## Frequency Compensation and Stability

The input transconductance is set by the input resistor $\mathrm{R}_{\text {IN }}$ and the $32: 1$ current mirrors $Q 3 / Q 4$ and $Q 5 / Q 6$. The resistors R1 and R2 are small compared to the value of $\mathrm{R}_{\mathrm{IN}}$. Current in $\mathrm{R}_{\mathrm{IN}}$ appears 32 times larger in Q4 or Q6, which drive external compensation capacitors $\mathrm{C}_{\mathrm{EXT}}$ and $\mathrm{C}_{\text {EXT2 }}$. These two input signal paths appear in parallel to give an input transconductance of:

$$
g_{m}=16 / R_{\text {IN }}
$$

The gain bandwidth is:

$$
\mathrm{GBW}=\frac{16}{2 \pi\left(\mathrm{R}_{\text {IN }}\right)\left(\mathrm{C}_{\mathrm{EXT}}\right)}
$$

Depending on the speed of the output devices, typical values are $\mathrm{R}_{I \mathrm{~N}}=4.3 \mathrm{k}$ and $\mathrm{C}_{\mathrm{EXT} 1}=\mathrm{C}_{\mathrm{EXT}}=500 \mathrm{pF}$ giving a -3 dB bandwidth of 1.2 MHz (see Typical Performance Characteristics curves).
To prevent instability it is important to provide good supply bypassing as shown in Figure 1. Large supply bypass capacitors ( $220 \mu \mathrm{~F}$ ) and short power leads can eliminate instabilities at these high current levels. The $100 \Omega$ resistors ( R 2 and R 3 ) in series with the gates of the output devices stop oscillations in the 100MHz region as do the $100 \Omega$ resistors R1 and R4 in Figure 1.

## Driving Capacitive Loads

Ideally, amplifiers have enough phase margin that they don't oscillate but just slow down with capacitive loads. Practically, amplifiers that drive significant power require some isolation from heavy capacitive loads to prevent oscillation. This isolation is normally an inductor in series with the output of the amplifier. A $1 \mu \mathrm{H}$ inductor in parallel with a $10 \Omega$ resistor is sufficient for many applications.

## Setting Output AB Bias Current

Setting the output $A B$ quiescent current requires no adjustments. The internal op amps force $V_{A B}= \pm 20 \mathrm{mV}$ between each Sense (Pins 5 and 8) to the Output (Pin 3). At quiescent levels the output current is set by:

$$
I_{A B}=20 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}
$$

The LT1166 does not require a heat sink or mounting on the heat sink for thermal tracking. The temperature coefficient of $\mathrm{V}_{\mathrm{AB}}$ is approximately $0.3 \% /{ }^{\circ} \mathrm{C}$ and is set by the junction temperature of the LT1166 and not the temperature of the power transistors.

## Output Offset Voltage and Input Bias Current

The output offset voltage is a function of the value of $R_{I N}$ and the mismatch between external current sources $I_{\text {TOP }}$ and $\mathrm{I}_{\text {BOTTOM }}$ (see the Typical Performance Characteristics curves). Any error in I $\mathrm{I}_{\text {TOP }}$ and $\mathrm{I}_{\text {BOttom }}$ match is reduced by the $32: 1$ input current mirror, but is multiplied by the input resistor $\mathrm{R}_{\text {IN }}$.

## Current Limit

The voltage to activate the current limit is $\pm 1.3 \mathrm{~V}$. The simplest way to protect the output transistors is to connect the Current Limit pins 6 and 7 to the Sense pins 5 and 8 . A current limit of 1.3 A can be set by using $1 \Omega$ sense resistors. To keep the current limit circuit from oscillating in hard limit, it is necessary to add an RC (1k and $1 \mu \mathrm{~F}$ ) between the Sense pin and the lim as shown in Figure 1.

The sense resistors can be tapped up or down to increase or decrease the current limit without changing $A B$ bias current in the power transistors. Figure 4 demonstrates

## APPLICATIONS INFORMATION

how tapping the sense resistors gives twice the limit current or one half the limit current.

Foldback current limit can be added to the normal or "square" current limit by including two resistors (30k typical) from the power supplies to the l Lim pins as shown in Figure 5. With square current limit the maximum output current is independent of the voltage across the power


Figure 4. Tapping Current Limit Resistors


Figure 5. Unity Gain Buffer Amp with Foldback Current Limit
devices. Foldback limit simply makes the output current dependent on output voltage. This scheme puts dissipation limits on the output devices. The larger the voltage across the power device, the lower the available output current. This is represented in Figure 6, Output Voltage vs Output Current for the circuit of Figure 5.


LT1166•F06
Figure 6. Output Current vs Output Voltage

## Driving the Shunt Regulator

It is possible to current drive the shunt regulator directly without driving the input transconductance stage. This has the advantage of higher speed and eliminates the need to compensate the $g_{m}$ stage. With Pin 2 floating, the LT1166 can be placed inside a feedback loop and driven through the biasing current sources. The input transconductance stage remains biased but has no effect on circuit operation. The $R_{L}$ in Figure 7 is used to modulate the op amp supply current with input signal. This op amp functions as a V-to-I with the supply leads acting as current source outputs. The load resistor and the positive input of the op amp are connected to the output of the LT1166 for feedback to set $A_{V}=1 \mathrm{~V} / \mathrm{V}$. The capacitor $\mathrm{C}_{\mathrm{F}}$ eliminates output $V_{\text {OS }}$ due to mismatch between ITOP and $I_{\text {BOTtOM }}$, and it also forms a pole at DC and a zero at $1 / R_{F} C_{F}$. The zero frequency is selected to give a $-1 \mathrm{~V} / \mathrm{V}$ gain in the op amp before the phase of the MOSFETs degenerate the stability of the loop.

## APPLLCATIONS INFORMATION

## APPLICATION CIRCUITS

## Bipolar Buffer

Similar to the unity gain buffer in Figure 1, the LT1166 can be used to bias bipolar transistors as shown in Figure 8. The minimum operating voltage for the LT1166 is $\pm 2 \mathrm{~V}$, so it is necessary to bias the part with adequate voltage from


Figure 7. Current Source Drive
the output stage. The simplest way to do this is to use Darlington drivers and series diodes. There are no thermal tracking circuits or adjustments necessary and the LT1166 does not need to be mounted on the heat sink with the power devices. $R_{T O P}$ and $R_{\text {BOTTOM }}$ can be used to replace $I_{\text {TOP }}$ and $I_{\text {BOTTOM }}$; see Typical Characteristics curves.


Figure 8. Bipolar Buffer Amp

## APPLICATIONS INFORMATION

## Adding Voltage Gain

The circuit in Figure 9 adds voltage gain to the circuit in Figure 1. At low frequency the LT1166 is in the feedback
loop of the LT1360 so the gain error and the $\mathrm{V}_{0 \text { s }}$ are reduced and the closed-loop gain is $10 \mathrm{~V} / \mathrm{V}$.


Figure 9. Power Op Amp $A_{V}=10$


Figure 10. Power Amp Driving $1 \Omega$ Load


Figure 11. Power Amp at 6A Current Limit

## APPLICATIONS INFORMATION

## 1A Adjustable Voltage Reference

The circuit in Figure 12 uses the LT1166 in a feedback loop with the LT1431 to make a voltage reference with an "attitude." This 5 V reference can drive $\pm 1 \mathrm{~A}$ and maintain $0.4 \%$ tolerance at the output. If other output voltages are desired, external resistors can be used instead of the LT1431's internal 5k resistors.

## HIGH VOLTAGE APPLICATION CIRCUITS

In order to use op amps in high voltage applications it is necessary to use techniques that confine the amplifier's
common mode voltage to its output. The following applications utilize amplifiers operating in suspended-supply operation (Figure 13). See "Linear Technology Magazine" Volume IV Number 2 for a discussion of suspended supplies. The gain setting resistors used in suspendedsupply operation must be tight tolerance or the gain will be wrong. For example: with $1 \%$ resistors the gain can be as far off as $75 \%$, but with $0.1 \%$ resistors that error is cut to less than $5 \%$. Using the values shown in Figure 13, the formula for computing the gain is:

$$
A_{V}=\frac{R 8(R 9+R 10)}{(R 8 \cdot R 9)-(R 7 \cdot R 10)}=-11.22
$$



Figure 12. $\pm 1 \mathrm{~A}, 5 \mathrm{~V}$ Voltage Reference


Figure 13. Op Amp in Suspended-Supply Operation

## APPLLCATIONS INFORMATION

## Parallel Operation

Parallel operation is an effective way to get more output power by connecting multiple power drivers. All that is required is a small ballast resistor to ensure current sharing between the drivers and an isolation inductor to keep the drivers apart at high frequency. In Figure 14 one power slice can deliver $\pm 6 \mathrm{~A}$ at $100 \mathrm{~V}_{\text {PK }}$, or 300 W RMS into $16 \Omega$. The addition of another slice boosts the power output to 600 W RMS into $8 \Omega$ and the addition of two or more drivers theoretically raises the power output to 1200 W RMS into $4 \Omega$. Due to IR loss across the sense
resistors, the FET R $\mathrm{R}_{0 \mathrm{~N}}$ resistance at 10 A , and some sagging of the power supply, the circuit of Figure 14 actually delivers 350 W RMS into $8 \Omega$. Performance photos and a THD vs frequency plot are included in Figure 15 through 18. Frequency compensation is provided by the 2 k input resistor, $180 \mu \mathrm{H}$ inductor and the 1 nF compensation capacitors. The common node in the auxiliary power supplies is connected to amplifier output to generate the floating $\pm 15 \mathrm{~V}$ supplies.


* 0.1\% RESISTORS
** 4 TURNS T37-52 (MICROMETALS)
*** 6 TURNS T80-52 (MICROMETALS)
Figure 14. 350W Shaker Table Amplifier


## APPLICATIONS Information



Figure 15. $0.3 \%$ THD at $10 \mathrm{kHz}, \mathrm{P}_{0}=350 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$


Figure 16. Clipping at $1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$

## 100W Audio Power Amplifier

The details of a low distortion audio amplifier are shown in Figure 19. The LT1360, designated U1, was chosen for its good CMRR and is operated in suspended-supply mode at a closed-loop gain of $-26.5 \mathrm{~V} / \mathrm{V}$. The $\pm 15 \mathrm{~V}$ supplies of U 1 are effectively bootstrapped by the output at point D and are generated as shown in Figure 14. A $3 \mathrm{~V}_{\mathrm{P}-\mathrm{p}}$ signal at $\mathrm{V}_{\text {IN }}$ will cause an $80 V_{\text {PP }}$ output at point $A$. Resistors 7 to 10 set the gain of $-26.5 \mathrm{~V} / \mathrm{V}$ of U1, while C 1 compensates for the additional pole generated by the CMRR of U1. The rest of the circuit (point A to point D ) is an ultralow distortion unity-gain buffer.
The main component in the unity-gain buffer is U4 (LT1166). This controller performs two important functions, first it modifies the DC voltage between the gates of M1 and M2 by keeping the product of the voltage across R20 and R21 constant. Its secondary role is to perform current limit, protecting M1 and M2 during short circuit.


Figure 17. 2 kHz Square-Wave, $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$


Figure 18. THD vs Frequency

The function of U 3 is to drive the gates of M 1 and M 2 . This amplifier's real output is not point C as it appears, but rather the Power Supply pins. Current through R6 is used to modulate the supply current and thus provide drive to $\mathrm{V}_{\text {TOP }}$ and $\mathrm{V}_{\text {BOTTOM }}$. Because the output impedance of U3 (through its supply pins) is very high, it is not able to drive the capacitive inputs of M 1 and M 2 with the combination of speed and accuracy needed to have very low distortion at 20 kHz . The purposes of U 2 are to drive the gate capacitance of M1 and M2 through its low output impedance and to reduce the nonlinearty of the M1 and M2 transconductance. R24, C4 set a frequency above which U2 no longer looks after U3 and U4, but just looks after itself as its gain goes through unity. R1/R2 and C2/C3 are compensation components for the CMRR feedthough. Curves showing the performance of the amplifier are shown in Figures 20 through 22.

## APPLICATIONS INFORMATION



## APPLICATIONS INFORMATION



Figure 20. Square Wave Response Into $8 \Omega$


Figure 21. 100W 20kHz Sine Wave and Its Distortion


Figure 22. THD vs Frequency

## SIMPLIFIED SCHEmATIC



PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.

## N8 Package <br> 8-Lead PDIP (Narrow 0.300)

(LTC DWG \# 05-08-1510)


# PACKAGE DESCRIPTION 

Dimensions in inches (millimeters) unless otherwise noted.

S8 Package
8-Lead Plastic Small Outline (Narrow 0.150)


SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE

*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH

FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LT1010 | Fast $\pm 150 \mathrm{~mA}$ Power Buffer | Ideal for Boosting Op Amp Output Current |
| LT1105 | Off-Line Switching Regulator | Generate High Power Supplies |
| LT1206 | $250 \mathrm{~mA} / 60 \mathrm{MHz}$ Current Feedback Amplifier | C-Load ${ }^{\text {TM }}$ Op Amp with Shutdown and 900V/ $/ \mathrm{s}$ Slew Rate |
| LT1210 | 1 A/40MHz Current Feedback Amplifier | C-Load Op Amp with Shutdown and 700V/ ms Slew Rate |
| LT1270A | 10 A High Efficiency Switching Regulator | Use as Battery Boost Converter |
| LT1360 | $50 \mathrm{MHz}, 800 \mathrm{~V} / \mu \mathrm{s}$ Op Amp | $\pm 15 \mathrm{~V}$, Ideal for Driving Capacitive Loads |
| LT1363 | $70 \mathrm{MHz}, 800 \mathrm{~V} / \mu \mathrm{s}$ Op Amp | $\pm 15 \mathrm{~V}$, Very High Speed, C-Load |

C-Load is a registered trademark of Linear Technology


