# **EFM32WG280 DATASHEET** #### F256/F128/F64 | • | ARM | Cortex-M4 | CPU | platform | |---|-----|-----------|-----|----------| |---|-----|-----------|-----|----------| - High Performance 32-bit processor @ up to 48 MHz - · DSP instruction support and floating-point unit - Memory Protection Unit #### • Flexible Energy Management System - 20 nA @ 3 V Shutoff Mode - 0.4 $\mu A$ @ 3 V Shutoff Mode with RTC - 0.65 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention - 0.95 µA @ 3 V Deep Sleep Mode, including RTC with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention - 63 µA/MHz @ 3 V Sleep Mode - 225 µA/MHz @ 3 V Run Mode, with code executed from flash - 256/128/64 KB Flash - 32 KB RAM - 85 General Purpose I/O pins - Configurable push-pull, open-drain, pull-up/down, input filter, drive strength - Configurable peripheral I/O locations - 16 asynchronous external interrupts - Output state retention and wake-up from Shutoff Mode - 12 Channel DMA Controller - 12 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling - Hardware AES with 128/256-bit keys in 54/75 cycles - Timers/Counters - 4x 16-bit Timer/Counter - 4x3 Compare/Capture/PWM channels - Dead-Time Insertion on TIMER0 - 16-bit Low Energy Timer - 1x 24-bit Real-Time Counter and 1x 32-bit Real-Time Counter - 3x 16/8-bit Pulse Counter - Watchdog Timer with dedicated RC oscillator @ 50 nA - Backup Power Domain - RTC and retention registers in a separate power domain, available in all energy modes - Operation from backup battery when main power drains out - External Bus Interface for up to 4x256 MB of external memory mapped space - TFT Controller with Direct Drive - Communication interfaces - 3x Universal Synchronous/Asynchronous Receiver/Transmitter - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S - 2x Universal Asynchronous Receiver/Transmitter - 2× Low Energy UART - Autonomous operation with DMA in Deep Sleep Mode - 2x I<sup>2</sup>C Interface with SMBus support - · Address recognition in Stop Mode - Ultra low power precision analog peripherals - 12-bit 1 Msamples/s Analog to Digital Converter - 8 single ended channels/4 differential channels - On-chip temperature sensor - 12-bit 500 ksamples/s Digital to Analog Converter - 2x Analog Comparator - Capacitive sensing with up to 16 inputs - 3x Operational Amplifier - 6.1 MHz GBW, Rail-to-rail, Programmable Gain - Supply Voltage Comparator - Low Energy Sensor Interface (LESENSE) - Autonomous sensor monitoring in Deep Sleep Mode - Wide range of sensors supported, including LC sensors and capacitive buttons - Ultra efficient Power-on Reset and Brown-Out Detector - Debug Interface - 2-pin Serial Wire Debug interface - 1-pin Serial Wire Viewer - Embedded Trace Module v3.5 (ETM) - Pre-Programmed UART Bootloader - Temperature range -40 to 85 °C - Single power supply 1.98 to 3.8 V - LQFP100 package #### 32-bit ARM Cortex-M0+, Cortex-M3 and Cortex-M4 microcontrollers for: - Energy, gas, water and smart metering - Health and fitness applications - Smart accessories - Alarm and security systems - Industrial and home automation # **1 Ordering Information** Table 1.1 (p. 2) shows the available EFM32WG280 devices. Table 1.1. Ordering Information | Ordering Code | Flash (kB) | RAM (kB) | Max<br>Speed<br>(MHz) | Supply<br>Voltage<br>(V) | Temperature<br>(°C) | Package | |-----------------------|------------|----------|-----------------------|--------------------------|---------------------|---------| | EFM32WG280F64-QFP100 | 64 | 32 | 48 | 1.98 - 3.8 | -40 - 85 | LQFP100 | | EFM32WG280F128-QFP100 | 128 | 32 | 48 | 1.98 - 3.8 | -40 - 85 | LQFP100 | | EFM32WG280F256-QFP100 | 256 | 32 | 48 | 1.98 - 3.8 | -40 - 85 | LQFP100 | Visit www.silabs.com for information on global distributors and representatives. # 2 System Summary ## 2.1 System Introduction The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M4, with DSP instruction support and floating-point unit, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32WG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32WG280 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the EFM32WG Reference Manual. A block diagram of the EFM32WG280 is shown in Figure 2.1 (p. 3). Figure 2.1. Block Diagram #### 2.1.1 ARM Cortex-M4 Core The ARM Cortex-M4 includes a 32-bit RISC processor, with DSP instruction support and floating-point unit, which can achieve as much as 1.25 Dhrystone MIPS/MHz. A Memory Protection Unit with support for up to 8 memory segments is included, as well as a Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep. The EFM32 implementation of the Cortex-M4 is described in detail in *ARM Cortex-M4 Devices Generic User Guide*. ### 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface and an Embedded Trace Module (ETM) for data/instruction tracing. In addition there is also a 1-wire Serial Wire Viewer pin which can be used to output profiling information, data trace and software-generated messages. #### 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32WG microcontroller. The flash memory is readable and writable from both the Cortex-M4 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. #### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. #### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32WG. #### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32WG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. #### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32WG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ### 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. ## 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ### 2.1.10 External Bus Interface (EBI) The External Bus Interface provides access to external parallel interface devices such as SRAM, FLASH, ADCs and LCDs. The interface is memory mapped into the address bus of the Cortex-M4. This enables seamless access from software without manually manipulating the IO settings each time a read or write is performed. The data and address lines are multiplexed in order to reduce the number of pins required to interface the external devices. The timing is adjustable to meet specifications of the external devices. The interface is limited to asynchronous devices. #### 2.1.11 TFT Direct Drive The EBI contains a TFT controller which can drive a TFT via a 565 RGB interface. The TFT controller supports programmable display and port sizes and offers accurate control of frequency and setup and hold timing. Direct Drive is supported for TFT displays which do not have their own frame buffer. In that case TFT Direct Drive can transfer data from either on-chip memory or from an external memory device to the TFT at low CPU load. Automatic alpha-blending and masking is also supported for transfers through the EBI interface. #### 2.1.12 Inter-Integrated Circuit Interface (I2C) The $I^2C$ module provides an interface between the MCU and a serial $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the $I^2C$ module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.13 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. #### 2.1.14 Pre-Programmed UART Bootloader The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Autobaud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note. ## 2.1.15 Universal Asynchronous Receiver/Transmitter (UART) The Universal Asynchronous serial Receiver and Transmitter (UART) is a very flexible serial I/O module. It supports full- and half-duplex asynchronous UART communication. # 2.1.16 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. ## 2.1.17 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. ## 2.1.18 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. #### 2.1.19 Backup Real Time Counter (BURTC) The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out. #### 2.1.20 Low Energy Timer (LETIMER) The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC. #### 2.1.21 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 – EM3. #### 2.1.22 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ### 2.1.23 Voltage Comparator (VCMP) The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.24 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals. ### 2.1.25 Digital to Analog Converter (DAC) The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output. ## 2.1.26 Operational Amplifier (OPAMP) The EFM32WG280 features 3 Operational Amplifiers. The Operational Amplifier is a versatile general purpose amplifier with rail-to-rail differential input and rail-to-rail single ended output. The input can be set to pin, DAC or OPAMP, whereas the output can be pin, OPAMP or ADC. The current is programmable and the OPAMP has various internal configurations such as unity gain, programmable gain using internal resistors etc. #### 2.1.27 Low Energy Sensor Interface (LESENSE) The Low Energy Sensor Interface (LESENSE<sup>TM</sup>), is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable FSM which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget. #### 2.1.28 Backup Power Domain The backup power domain is a separate power domain containing a Backup Real Time Counter, BURTC, and a set of retention registers, available in all energy modes. This power domain can be configured to automatically change power source to a backup battery when the main power drains out. The backup power domain enables the EFM32WG280 to keep track of time and retain data, even if the main power source should drain out. #### 2.1.29 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported. #### 2.1.30 General Purpose Input/Output (GPIO) In the EFM32WG280, there are 85 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. ## 2.2 Configuration Summary The features of the EFM32WG280 is a subset of the feature set described in the EFM32WG Reference Manual. Table 2.1 (p. 7) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |-----------|--------------------|-------------------------------| | Cortex-M4 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | CMU | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | Module | Configuration | Pin Connections | |----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PRS | Full configuration | NA | | EBI | Full configuration | EBI_A[27:0], EBI_AD[15:0], EBI_ARDY, EBI_ALE, EBI_BL[1:0], EBI_CS[3:0], EBI_CSTFT, EBI_DCLK, EBI_DTEN, EBI_HSNC, EBI_NANDREn, EBI_NANDWEn, EBI_REn, EBI_VSNC, EBI_WEn | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | I2C1 | Full configuration | I2C1_SDA, I2C1_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration with I2S | US2_TX, US2_RX, US2_CLK, US2_CS | | UART0 | Full configuration | U0_TX, U0_RX | | UART1 | Full configuration | U1_TX, U1_RX | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | TIMER3 | Full configuration | TIM3_CC[2:0] | | RTC | Full configuration | NA | | BURTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0] | | DAC0 | Full configuration | DAC0_OUT[1:0], DAC0_OUTxALT | | ОРАМР | Full configuration | Outputs: OPAMP_OUTx, OPAMP_OUTxALT, Inputs: OPAMP_Px, OPAMP_Nx | | AES | Full configuration | NA | | GPIO | 85 pins | Available pins are shown in Table 4.3 (p. 67) | # 2.3 Memory Map The *EFM32WG280* memory map is shown in Figure 2.2 (p. 9), with RAM and Flash sizes for the largest memory configuration. Figure 2.2. EFM32WG280 Memory Map with largest RAM and Flash sizes ## 3 Electrical Characteristics #### 3.1 Test Conditions #### 3.1.1 Typical Values The typical data are based on $T_{AMB}$ =25°C and $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 10), by simulation and/or technology characterisation unless otherwise specified. #### 3.1.2 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 10), by simulation and/or technology characterisation unless otherwise specified. ## 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 10) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 10). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|--------------------------------|----------------------------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage tempera-<br>ture range | | -40 | | 150 <sup>1</sup> | °C | | T <sub>S</sub> | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard | | | 260 | °C | | $V_{DDMAX}$ | External main supply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | <sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures. ## 3.3 General Operating Conditions ### 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|------|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.98 | | 3.8 | V | | f <sub>APB</sub> | Internal APB clock frequency | | | 48 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 48 | MHz | #### 3.3.2 Environmental Table 3.3. Environmental | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|---------------------------------|------------------------|-----|-----|------|------| | V <sub>ESDHBM</sub> | ESD (Human Body<br>Model HBM) | T <sub>AMB</sub> =25°C | | | 2000 | V | | V <sub>ESDCDM</sub> | ESD (Charged Device Model, CDM) | T <sub>AMB</sub> =25°C | | | 750 | V | Latch-up sensitivity passed: $\pm 100$ mA/1.5 × $V_{SUPPLY}(max)$ according to JEDEC JESD 78 method Class II, 85°C. # 3.4 Current Consumption Table 3.4. Current Consumption | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------------| | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 225 | 236 | μΑ/<br>MHz | | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 225 | | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 226 | 238 | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 227 | | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 228 | 240 | μΑ/<br>MHz | | | EM0 current. No prescaling. Running prime number cal- | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 229 | | μΑ/<br>MHz | | I <sub>ЕМО</sub> | culation code from<br>Flash. (Production<br>test condition = 14<br>MHz) | 14 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 230 | 243 | μΑ/<br>MHz | | | | 14 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =85°C | | 231 | | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 232 | 245 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 233 | | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 238 | 250 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 238 | | μΑ/<br>MHz | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-------------------|-----------------------------------------------------------------------------------------------------------|-----|-------------------|------------------|------------| | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 271 | 286 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 275 | | μΑ/<br>MHz | | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 63 | 75 | μΑ/<br>MHz | | | | 48 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 65 | 76 | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 64 | 75 | μΑ/<br>MHz | | | | 28 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 65 | 77 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 65 | 76 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 66 | 78 | μΑ/<br>MHz | | ı | EM1 current (Pro- | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 67 | 79 | μΑ/<br>MHz | | I <sub>EM1</sub> | tion = 14 MHz) | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 68 | 82 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 68 | 81 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 70 | 83 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 74 | 87 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 76 | 89 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 106 | 120 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 112 | 129 | μΑ/<br>MHz | | I <sub>EM2</sub> | EM2 current | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.95 <sup>1</sup> | 1.7 <sup>1</sup> | μА | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-------------|-----------------------------------------------------------------------------------------------------------|-----|------|-------|------| | | | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 3.01 | 4.01 | μΑ | | 1 | EM3 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.65 | 1.3 | μA | | I <sub>ЕМ3</sub> | | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 2.65 | 4.0 | μΑ | | 1 | EM4 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.02 | 0.055 | μA | | I <sub>EM4</sub> | | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 0.44 | 0.9 | μΑ | <sup>&</sup>lt;sup>1</sup>Using backup RTC. ## 3.4.1 EM1 Current Consumption Figure 3.1. EM1 Current consumption with all peripheral clocks disabled and HFXO running at 48MHz Figure 3.2. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 28MHz Figure 3.3. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21MHz Figure 3.4. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14MHz Figure 3.5. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11MHz Figure 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6MHz Figure 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 1.2MHz ## 3.4.2 EM2 Current Consumption Figure 3.8. EM2 current consumption. RTC<sup>1</sup> prescaled to 1kHz, 32.768 kHz LFRCO. <sup>&</sup>lt;sup>1</sup>Using backup RTC. #### 3.4.3 EM3 Current Consumption Figure 3.9. EM3 current consumption. #### 3.4.4 EM4 Current Consumption Figure 3.10. EM4 current consumption. # 3.5 Transition between Energy Modes The transition times are measured from the trigger to the first clock edge in the CPU. Table 3.5. Energy Modes Transitions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----|-----|-----|-------------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | 0 | | HF-<br>CORE-<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | 163 | | μs | ## 3.6 Power Management The EFM32WG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". Table 3.6. Power Management | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------| | V <sub>BODextthr</sub> - | BOD threshold on falling external supply voltage | | 1.74 | | 1.96 | V | | V <sub>BODextthr+</sub> | BOD threshold on rising external supply voltage | | | 1.85 | 1.98 | V | | V <sub>PORthr+</sub> | Power-on Reset<br>(POR) threshold on<br>rising external sup-<br>ply voltage | | | | 1.98 | V | | t <sub>RESET</sub> | Delay from reset<br>is released until<br>program execution<br>starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset. | | 163 | | μs | | C <sub>DECOUPLE</sub> | Voltage regulator decoupling capacitor. | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND | | 1 | | μF | #### 3.7 Flash Table 3.7. Flash | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------------------|-------------------------|-------|------|----------------|--------| | EC <sub>FLASH</sub> | Flash erase cycles before failure | | 20000 | | | cycles | | | | T <sub>AMB</sub> <150°C | 10000 | | | h | | RET <sub>FLASH</sub> | Flash data retention | T <sub>AMB</sub> <85°C | 10 | | | years | | | | T <sub>AMB</sub> <70°C | 20 | | | years | | t <sub>W_PROG</sub> | Word (32-bit) programming time | | 20 | | | μs | | t <sub>PERASE</sub> | Page erase time | | 20 | 20.4 | 20.8 | ms | | t <sub>DERASE</sub> | Device erase time | | 40 | 40.8 | 41.6 | ms | | I <sub>ERASE</sub> | Erase current | | | | 7 <sup>1</sup> | mA | | I <sub>WRITE</sub> | Write current | | | | 7 <sup>1</sup> | mA | | V <sub>FLASH</sub> | Supply voltage during flash erase and write | | 1.98 | | 3.8 | V | <sup>&</sup>lt;sup>1</sup>Measured at 25°C # 3.8 General Purpose Input Output #### Table 3.8. GPIO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | V <sub>IOIL</sub> | Input low voltage | | | | 0.30V <sub>DD</sub> | V | | V <sub>IOIH</sub> | Input high voltage | | 0.70V <sub>DD</sub> | | | V | | | | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.80V <sub>DD</sub> | | V | | | | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.90V <sub>DD</sub> | | V | | | | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.85V <sub>DD</sub> | | V | | V | Output high voltage (Production test | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.90V <sub>DD</sub> | | V | | V <sub>IOOH</sub> | condition = 3.0V,<br>DRIVEMODE =<br>STANDARD) | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> | | | V | | | | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.85V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.60V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.80V <sub>DD</sub> | | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.20V <sub>DD</sub> | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.10V <sub>DD</sub> | | V | | | | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.10V <sub>DD</sub> | | V | | V <sub>IOOL</sub> | Output low voltage<br>(Production test<br>condition = 3.0V,<br>DRIVEMODE = | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.05V <sub>DD</sub> | | V | | | STANDARD) | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.30V <sub>DD</sub> | V | | | | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.20V <sub>DD</sub> | V | | | | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.35V <sub>DD</sub> | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|------|---------------------|------| | | | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.25V <sub>DD</sub> | V | | I <sub>IOLEAK</sub> | Input leakage cur-<br>rent | High Impedance IO connected to GROUND or Vdd | | ±0.1 | ±100 | nA | | R <sub>PU</sub> | I/O pin pull-up resistor | | | 40 | | kOhm | | R <sub>PD</sub> | I/O pin pull-down resistor | | | 40 | | kOhm | | R <sub>IOESD</sub> | Internal ESD series resistor | | | 200 | | Ohm | | t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed by the glitch suppression filter | | 10 | | 50 | ns | | | | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> | | 250 | ns | | t <sub>IOOF</sub> | Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>C <sub>L</sub> =350-600pF | 20+0.1C <sub>L</sub> | | 250 | ns | | V <sub>IOHYST</sub> | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) | V <sub>DD</sub> = 1.98 - 3.8 V | 0.10V <sub>DD</sub> | | | V | Figure 3.11. Typical Low-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.12. Typical High-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.13. Typical Low-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.14. Typical High-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.15. Typical Low-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.16. Typical High-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH #### 3.9 Oscillators #### 3.9.1 LFXO Table 3.9. LFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------|--------|-----|------| | f <sub>LFXO</sub> | Supported nominal crystal frequency | | | 32.768 | | kHz | | ESR <sub>LFXO</sub> | Supported crystal equivalent series resistance (ESR) | | | 30 | 120 | kOhm | | C <sub>LFXOL</sub> | Supported crystal external load range | | X <sup>1</sup> | | 25 | pF | | I <sub>LFXO</sub> | Current consumption for core and buffer after startup. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>LFXOBOOST in CMU_CTRL is<br>1 | | 190 | | nA | | t <sub>LFXO</sub> | Start- up time. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>40% - 60% duty cycle has<br>been reached, LFXOBOOST in<br>CMU_CTRL is 1 | | 400 | | ms | <sup>&</sup>lt;sup>1</sup>See Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup in energyAware Designer in Simplicity Studio For safe startup of a given crystal, the energyAware Designer in Simplicity Studio contains a tool to help users configure both load capacitance and software settings for using the LFXO. For details regarding the crystal configuration, the reader is referred to application note "AN0016 EFM32 Oscillator Design Consideration". #### 3.9.2 HFXO Table 3.10. HFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|------| | f <sub>HFXO</sub> | Supported nominal crystal Frequency | | 4 | | 48 | MHz | | | Supported crystal | Crystal frequency 48 MHz | | | 50 | Ohm | | $ESR_{HFXO}$ | equivalent series re- | Crystal frequency 32 MHz | | 30 | 60 | Ohm | | | sistance (ESR) | Crystal frequency 4 MHz | | 400 | 1500 | Ohm | | g <sub>mHFXO</sub> | The transconductance of the HFXO input transistor at crystal startup | HFXOBOOST in CMU_CTRL equals 0b11 | 20 | | | mS | | C <sub>HFXOL</sub> | Supported crystal external load range | | 5 | | 25 | pF | | 1 | Current consumption for HFXO after startup | 4 MHz: ESR=400 Ohm,<br>C <sub>L</sub> =20 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 85 | | μΑ | | I <sub>HFXO</sub> | | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 165 | | μА | | t <sub>HFXO</sub> | Startup time | 32 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 400 | | μѕ | #### 3.9.3 LFRCO Table 3.11. LFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------------------------------------|-----------|-------|--------|-------|------| | f <sub>LFRCO</sub> | Oscillation frequen-<br>cy , V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 31.29 | 32.768 | 34.28 | kHz | | t <sub>LFRCO</sub> | Startup time not including software calibration | | | 150 | | μs | | I <sub>LFRCO</sub> | Current consumption | | | 300 | | nA | | TUNESTEP <sub>L</sub> . | Frequency step<br>for LSB change in<br>TUNING value | | | 1.5 | | % | Figure 3.17. Calibrated LFRCO Frequency vs Temperature and Supply Voltage #### 3.9.4 HFRCO Table 3.12. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------------|------------------------------|------|------------------|------|--------| | | | 28 MHz frequency band | 27.5 | 28.0 | 28.5 | MHz | | | | 21 MHz frequency band | 20.6 | 21.0 | 21.4 | MHz | | £ | Oscillation frequen- | 14 MHz frequency band | 13.7 | 14.0 | 14.3 | MHz | | f <sub>HFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 11 MHz frequency band | 10.8 | 11.0 | 11.2 | MHz | | | | 7 MHz frequency band | 6.48 | 6.60 | 6.72 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | t <sub>HFRCO_settling</sub> | Settling time after start-up | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | | f <sub>HFRCO</sub> = 28 MHz | | 165 | 215 | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 134 | 175 | μΑ | | | Current consump- | f <sub>HFRCO</sub> = 14 MHz | | 106 | 140 | μΑ | | I <sub>HFRCO</sub> | tion | f <sub>HFRCO</sub> = 11 MHz | | 94 | 125 | μΑ | | | | f <sub>HFRCO</sub> = 6.6 MHz | | 77 | 105 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 25 | 40 | μΑ | | DC <sub>HFRCO</sub> | Duty cycle | f <sub>HFRCO</sub> = 14 MHz | 48.5 | 50 | 51 | % | | TUNESTEP <sub>H</sub> -<br>FRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 0.3 <sup>1</sup> | | % | <sup>1</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions. Figure 3.18. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.19. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.20. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.21. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.22. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.23. Calibrated HFRCO 28 MHz Band Frequency vs Supply Voltage and Temperature 2.0 V 3.0 V 3.8 V #### 3.9.5 AUXHFRCO #### Table 3.13. AUXHFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|------|------|------|--------| | $\begin{array}{c} & \text{Oscillation frequen-} \\ \text{f}_{\text{AUXHFRCO}} & \text{cy, V}_{\text{DD}} = 3.0 \text{ V,} \\ \text{T}_{\text{AMB}} = 25^{\circ}\text{C} \end{array}$ | | 28 MHz frequency band | 27.5 | 28.0 | 28.5 | MHz | | | | 21 MHz frequency band | 20.6 | 21.0 | 21.4 | MHz | | | | 14 MHz frequency band | 13.7 | 14.0 | 14.3 | MHz | | | 11 MHz frequency band | 10.8 | 11.0 | 11.2 | MHz | | | | | 7 MHz frequency band | 6.48 | 6.60 | 6.72 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | t <sub>AUXHFRCO_settlir</sub> | gSettling time after<br>start-up | f <sub>AUXHFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | DC <sub>AUXHFRCO</sub> | Duty cycle | f <sub>AUXHFRCO</sub> = 14 MHz | 48.5 | 50 | 51 | % | | TUNESTEP <sub>AUX</sub><br>HFRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 0.31 | | % | <sup>&</sup>lt;sup>1</sup>The TUNING field in the CMU\_AUXHFRCOCTRL register may be used to adjust the AUXHFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the AUXHFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions. #### **3.9.6 ULFRCO** #### Table 3.14. ULFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------|-----------|-----|-------|------|------| | f <sub>ULFRCO</sub> | Oscillation frequen-<br>cy | 25°C, 3V | 0.7 | | 1.75 | kHz | | TC <sub>ULFRCO</sub> | Temperature coefficient | | | 0.05 | | %/°C | | VC <sub>ULFRCO</sub> | Supply voltage co-<br>efficient | | | -18.2 | | %/V | # 3.10 Analog Digital Converter (ADC) #### Table 3.15. ADC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|---------------------------------------------------------------------------------------|---------------------------|----------------------|-----|-----------------------|------| | V.zow | V <sub>ADCIN</sub> Input voltage range | Single ended | 0 | | $V_{REF}$ | ٧ | | V <sub>ADCIN</sub> In | input voltage range | Differential | -V <sub>REF</sub> /2 | | V <sub>REF</sub> /2 | V | | V <sub>ADCREFIN</sub> | Input range of exter-<br>nal reference volt-<br>age, single ended<br>and differential | | 1.25 | | $V_{DD}$ | V | | V <sub>ADCREFIN_CH7</sub> | Input range of ex-<br>ternal negative ref-<br>erence voltage on<br>channel 7 | See V <sub>ADCREFIN</sub> | 0 | | V <sub>DD</sub> - 1.1 | V | | V <sub>ADCREFIN_CH6</sub> | Input range of ex-<br>ternal positive ref- | See V <sub>ADCREFIN</sub> | 0.625 | | $V_{DD}$ | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|------|----------|-----------------------| | | erence voltage on channel 6 | | | | | | | V <sub>ADCCMIN</sub> | Common mode input range | | 0 | | $V_{DD}$ | V | | I <sub>ADCIN</sub> | Input current | 2pF sampling capacitors | | <100 | | nA | | CMRR <sub>ADC</sub> | Analog input com-<br>mon mode rejection<br>ratio | | | 65 | | dB | | | | 1 MSamples/s, 12 bit, external reference | | 351 | | μA | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 | | 67 | | μА | | I <sub>ADC</sub> | Average active current | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | | 63 | | μΑ | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 | | 64 | | μΑ | | I <sub>ADCREF</sub> | Current consumption of internal voltage reference | Internal voltage reference | | 65 | | μА | | C <sub>ADCIN</sub> | Input capacitance | | | 2 | | pF | | R <sub>ADCIN</sub> | Input ON resistance | | 1 | | | MOhm | | R <sub>ADCFILT</sub> | Input RC filter resistance | | | 10 | | kOhm | | C <sub>ADCFILT</sub> | Input RC filter/de-<br>coupling capaci-<br>tance | | | 250 | | fF | | f <sub>ADCCLK</sub> | ADC Clock Frequency | | | | 13 | MHz | | | | 6 bit | 7 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCCONV</sub> | Conversion time | 8 bit | 11 | | | ADC-<br>CLK<br>Cycles | | | | 12 bit | 13 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | 1 | | 256 | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQVDD3</sub> | Required acquisition time for VDD/3 reference | | 2 | | | μs | | t <sub>ADCSTART</sub> | Startup time of reference generator | | | 5 | | μs | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------| | | and ADC core in NORMAL mode | | | | | | | | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode | | | 1 | | μs | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 59 | | dB | | | | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 60 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 54 | | dB | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 67 | | dB | | SNR <sub>ADC</sub> | Signal to Noise Ra- | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 69 | | dB | | O. III ADC | tio (SNR) | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 62 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 67 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 63 | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 70 | | dB | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 58 | | dB | | SINAD <sub>ADC</sub> | SIgnal-to-Noise And Distortion-ratio | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 62 | | dB | | | (SINAD) 1 I | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 64 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 60 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------| | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 64 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 54 | | dB | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 66 | | dB | | | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 68 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 61 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 65 | | dB | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 62 | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 69 | | dB | | SFDR <sub>ADC</sub> | Spurious-Free Dy-<br>namic Range (SF-<br>DR) | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 64 | | dBc | | | | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 76 | | dBc | | | | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 73 | | dBc | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 66 | | dBc | | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 77 | | dBc | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 76 | | dBc | | | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 75 | | dBc | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 69 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 76 | | dBc | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------|-------------------------------------------------------------------|---------------------|-------------------|--------------------|---------------------| | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 78 | | dBc | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 68 | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 79 | | dBc | | V <sub>ADCOFFSET</sub> | Offset voltage | After calibration, single ended | -3.5 | 0.3 | 3 | mV | | | | After calibration, differential | | 0.3 | | mV | | TGRAD <sub>ADCTH</sub> | Thermometer output gradient | | | -1.92 | | mV/°C | | | | | | -6.3 | | ADC<br>Codes/<br>°C | | DNL <sub>ADC</sub> | Differential non-lin-<br>earity (DNL) | | -1 | ±0.7 | 4 | LSB | | INL <sub>ADC</sub> | Integral non-linear-<br>ity (INL), End point<br>method | | | ±1.2 | ±3 | LSB | | MC <sub>ADC</sub> | No missing codes | | 11.999 <sup>1</sup> | 12 | | bits | | GAIN <sub>ED</sub> | Gain error drift | 1.25V reference | | 0.01 <sup>2</sup> | 0.033 <sup>3</sup> | %/°C | | | | 2.5V reference | | 0.01 <sup>2</sup> | 0.03 <sup>3</sup> | %/°C | | OFFSET <sub>ED</sub> | Offset error drift | 1.25V reference | | 0.2 <sup>2</sup> | 0.7 <sup>3</sup> | LSB/°C | | | | 2.5V reference | | 0.2 <sup>2</sup> | 0.62 <sup>3</sup> | LSB/°C | <sup>1</sup>On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.24 (p. 37) and Figure 3.25 (p. 37), respectively. <sup>&</sup>lt;sup>2</sup>Typical numbers given by abs(Mean) / (85 - 25). <sup>&</sup>lt;sup>3</sup>Max number given by (abs(Mean) + 3x stddev) / (85 - 25). Figure 3.24. Integral Non-Linearity (INL) Figure 3.25. Differential Non-Linearity (DNL) -120 -140 -160 -180 ## 3.10.1 Typical performance Figure 3.26. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C 2XVDDVSS Reference **VDD** Reference **5VDIFF Reference** Figure 3.27. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C **VDD** Reference 6 2048 Output code 2560 3072 3584 4096 -0.8 L 512 1024 Figure 3.28. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°C 2XVDDVSS Reference **VDD** Reference **5VDIFF Reference** 3584 4096 4096 Figure 3.29. ADC Absolute Offset, Common Mode = Vdd /2 Figure 3.30. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V Figure 3.31. ADC Temperature sensor readout ## 3.11 Digital Analog Converter (DAC) Table 3.16. DAC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------|----------------------------------------------------------------|------------------|------------------|-----------------|-----------------| | V | Output voltage | VDD voltage reference, single ended | 0 | | V <sub>DD</sub> | V | | V <sub>DACOUT</sub> | range | VDD voltage reference, differential | -V <sub>DD</sub> | | V <sub>DD</sub> | V | | V <sub>DACCM</sub> | Output common mode voltage range | | 0 | | $V_{DD}$ | V | | | Active current in- | 500 kSamples/s, 12 bit | | 400 <sup>1</sup> | | μΑ | | I <sub>DAC</sub> | cluding references<br>for 2 channels | 100 kSamples/s, 12 bit | | 200 <sup>1</sup> | | μΑ | | | | 1 kSamples/s 12 bit NORMAL | | 17 <sup>1</sup> | | μΑ | | SR <sub>DAC</sub> | Sample rate | | | | 500 | ksam-<br>ples/s | | f <sub>DAC</sub> | DAC clock frequen- | Continuous Mode | | | 1000 | kHz | | | | Sample/Hold Mode | | | 250 | kHz | | | | Sample/Off Mode | | | 250 | kHz | | CYC <sub>DACCONV</sub> | Clock cyckles per conversion | | | 2 | | | | t <sub>DACCONV</sub> | Conversion time | | 2 | | | μs | | t <sub>DACSETTLE</sub> | Settling time | | | 5 | | μs | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 58 | | dB | | SNR <sub>DAC</sub> | Signal to Noise Ratio (SNR) | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 59 | | dB | | | | 500 kSamples/s, 12 bit, differential, internal 1.25V reference | | 58 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------| | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 58 | | dB | | | | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 59 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 57 | | dB | | | Signal to Noise- | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 54 | | dB | | SNDR <sub>DAC</sub> | pulse Distortion Ra-<br>tio (SNDR) | 500 kSamples/s, 12 bit, differential, internal 1.25V reference | | 56 | | dB | | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 53 | | dB | | | | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 55 | | dB | | | | 500 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 62 | | dBc | | | Spurious-Free | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 56 | | dBc | | SFDR <sub>DAC</sub> | Dynamic<br>Range(SFDR) | 500 kSamples/s, 12 bit, differential, internal 1.25V reference | | 61 | | dBc | | | | 500 kSamples/s, 12 bit, differential, internal 2.5V reference | | 55 | | dBc | | | | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 60 | | dBc | | V | Offset voltage | After calibration, single ended | | 2 | 9 | mV | | V <sub>DACOFFSET</sub> | Oliset voltage | After calibration, differential | | 2 | | mV | | DNL <sub>DAC</sub> | Differential non-lin-<br>earity | | | ±1 | | LSB | | INL <sub>DAC</sub> | Integral non-lineari-<br>ty | | | ±5 | | LSB | | MC <sub>DAC</sub> | No missing codes | | | 12 | | bits | <sup>&</sup>lt;sup>1</sup>Measured with a static input code and no loading on the output. # 3.12 Operational Amplifier (OPAMP) The electrical characteristics for the Operational Amplifiers are based on simulations. Table 3.17. OPAMP | Symbol | Parameter | Condition | Min | Тур | Мах | Unit | |--------|----------------|----------------------------------------------------------|-----|-----|-----|------| | | A 11 O A | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0, Unity<br>Gain | | 370 | 460 | μА | | IOPAMP | Active Current | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1, Unity<br>Gain | | 95 | 135 | μΑ | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------|--------------------------------------------------------------------------------------|-----------------|------|----------------------|-------------------| | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1, Unity<br>Gain | | 13 | 25 | μΑ | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 101 | | dB | | G <sub>OL</sub> | Open Loop Gain | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 98 | | dB | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 91 | | dB | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 6.1 | | MHz | | GBW <sub>OPAMP</sub> | Gain Bandwidth<br>Product | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 1.8 | | MHz | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 0.25 | | MHz | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0, C <sub>L</sub> =75<br>pF | | 64 | | 0 | | PM <sub>OPAMP</sub> | Phase Margin | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1, C <sub>L</sub> =75<br>pF | | 58 | | 0 | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1, C <sub>L</sub> =75<br>pF | | 58 | | 0 | | R <sub>INPUT</sub> | Input Resistance | | | 100 | | Mohm | | R <sub>LOAD</sub> | Load Resistance | | 200 | | | Ohm | | I <sub>LOAD_DC</sub> | DC Load Current | | | | 11 | mA | | $V_{INPUT}$ | Input Voltage | OPAxHCMDIS=0 | V <sub>SS</sub> | | V <sub>DD</sub> | V | | * INPUT | mpat voltage | OPAxHCMDIS=1 | V <sub>SS</sub> | | V <sub>DD</sub> -1.2 | V | | V <sub>OUTPUT</sub> | Output Voltage | | V <sub>SS</sub> | | V <sub>DD</sub> | V | | V <sub>OFFSET</sub> | Input Offset Voltage | Unity Gain, V <sub>SS</sub> <v<sub>in<v<sub>DD,<br/>OPAxHCMDIS=0</v<sub></v<sub> | -13 | 0 | 11 | mV | | VOFFSET | input Onset Voltage | Unity Gain, V <sub>SS</sub> <v<sub>in&lt;<sub>DD</sub>-1.2,<br/>OPAxHCMDIS=1</v<sub> | | 1 | | mV | | V <sub>OFFSET_DRIFT</sub> | Input Offset Voltage<br>Drift | | | | 0.02 | mV/°C | | | | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0 | | 3.2 | | V/µs | | SR <sub>OPAMP</sub> | Slew Rate | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1 | | 0.8 | | V/µs | | | | (OPA2)BIASPROG=0x0,<br>(OPA2)HALFBIAS=0x1 | | 0.1 | | V/µs | | N | Voltage Nain- | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=0</f<10> | | 101 | | μV <sub>RMS</sub> | | N <sub>OPAMP</sub> | Voltage Noise | V <sub>out</sub> =1V, RESSEL=0,<br>0.1 Hz <f<10 khz,="" opax-<br="">HCMDIS=1</f<10> | | 141 | | μV <sub>RMS</sub> | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------| | | | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="0&lt;/td"><td></td><td>196</td><td></td><td>μV<sub>RMS</sub></td></f<1> | | 196 | | μV <sub>RMS</sub> | | | | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="1&lt;/td"><td></td><td>229</td><td></td><td>μV<sub>RMS</sub></td></f<1> | | 229 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=0</f<10> | | 1230 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=1</f<10> | | 2130 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=0</f<1> | | 1630 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=1</f<1> | | 2590 | | μV <sub>RMS</sub> | Figure 3.32. OPAMP Common Mode Rejection Ratio Figure 3.33. OPAMP Positive Power Supply Rejection Ratio Figure 3.34. OPAMP Negative Power Supply Rejection Ratio Figure 3.35. OPAMP Voltage Noise Spectral Density (Unity Gain) Vout=1V Figure 3.36. OPAMP Voltage Noise Spectral Density (Non-Unity Gain) ## 3.13 Analog Comparator (ACMP) Table 3.18. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | V <sub>DD</sub> | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.4 | μA | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | 15 | μА | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | 520 | μА | | I <sub>ACMPREF</sub> | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference | | 0 | | μΑ | | | age reference | Internal voltage reference | | 5 | | μΑ | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 39 | | kOhm | | D | Capacitive Sense | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 71 | | kOhm | | R <sub>CSRES</sub> | Internal Resistance | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 104 | | kOhm | | | | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL | | 136 | | kOhm | | t <sub>ACMPSTART</sub> | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 47) . $I_{ACMPREF}$ is zero if an external voltage reference is used. Total ACMP Active Current $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) Figure 3.37. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 Response time # 3.14 Voltage Comparator (VCMP) Table 3.19. VCMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------|-----------------------------------------------------------------------|-----|-----------------|-----|------| | V <sub>VCMPIN</sub> | Input voltage range | | | V <sub>DD</sub> | | V | | V <sub>VCMPCM</sub> | VCMP Common<br>Mode voltage range | | | V <sub>DD</sub> | | V | | I <sub>VCMP</sub> | Active current | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register | | 0.3 | 0.6 | μА | | IVCMP | Active current | BIASPROG=0b1111 and<br>HALFBIAS=0 in VCMPn_CTRL<br>register. LPREF=0. | | 22 | 35 | μА | | t <sub>VCMPREF</sub> | Startup time reference generator | NORMAL | | 10 | | μs | | M | Officet voltage | Single ended | | 10 | | mV | | V <sub>VCMPOFFSET</sub> | Offset voltage | Differential | | 10 | | mV | | V <sub>VCMPHYST</sub> | VCMP hysteresis | | | 61 | 210 | mV | | t <sub>VCMPSTART</sub> | Startup time | | | | 10 | μs | The $V_{DD}$ trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation: VCMP Trigger Level as a Function of Level Setting $$V_{DD \ Trigger \ Level} = 1.667 V + 0.034 \ \times TRIGLEVEL \tag{3.2}$$ ## 3.15 EBI Figure 3.38. EBI Write Enable Timing #### Table 3.20. EBI Write Enable Timing | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------| | t <sub>OH_WEn</sub> 1234 | Output hold time, from trailing EBI_WEn/<br>EBI_NANDWEn edge to EBI_AD, EBI_A,<br>EBI_CSn, EBI_BLn invalid | -6.00 + (WRHOLD * theorecle) | | | ns | | tosu_WEn 12345 | Output setup time, from EBI_AD, EBI_A,<br>EBI_CSn, EBI_BLn valid to leading EBI_WEn/<br>EBI_NANDWEn edge | -14.00 + (WRSETUP<br>* thFCORECLK) | | | ns | | twiDTH_WEn 12345 | EBI_WEn/EBI_NANDWEn pulse width | -7.00 + ((WRSTRB<br>+1) * t <sub>HFCORECLK</sub> ) | | | ns | <sup>&</sup>lt;sup>1</sup>Applies for all addressing modes (figure only shows D16 addressing mode) Figure 3.39. EBI Address Latch Enable Related Output Timing Table 3.21. EBI Address Latch Enable Related Output Timing | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------------------------|--------------------------------------------------------------------|-----|-----|------| | t <sub>OH_ALEn</sub> 1234 | Output hold time, from trailing EBI_ALE edge to EBI_AD invalid | -6.00 + (AD-<br>DRHOLD <sup>5</sup> * t <sub>HFCORE-</sub><br>CLK) | | | ns | | t <sub>OSU_ALEn 124</sub> | Output setup time, from EBI_AD valid to leading EBI_ALE edge | -13.00 + (0 * t <sub>HFCORE-</sub><br>CLK) | | | ns | | twidth_ALEn 1234 | EBI_ALEn pulse width | -7.00 + (ADDRSET-<br>UP+1) * t <sub>HFCORECLK</sub> ) | | | ns | Applies to addressing modes D8A24ALE and D16A16ALE (figure only shows D16A16ALE) <sup>&</sup>lt;sup>2</sup>Applies for both EBI\_WEn and EBI\_NANWEn (figure only shows EBI\_WEn) <sup>&</sup>lt;sup>3</sup>Applies for all polarities (figure only shows active low signals) $<sup>^4</sup>$ Measurement done at 10% and 90% of $V_{DD}$ (figure shows 50% of $_{VDD}$ ) $<sup>^{5}</sup>$ The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFWE=0. The leading edge of EBI\_WEn can be moved to the right by setting HALFWE=1. This decreases the length of $t_{WIDTH\_WEn}$ and increases the length of $t_{OSU\_WEn}$ by $1/2 * t_{HFCLKNODIV}$ . <sup>&</sup>lt;sup>2</sup>Applies for all polarities (figure only shows active low signals) <sup>&</sup>lt;sup>3</sup> The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFALE=0. The trailing edge of EBI\_ALE can be moved to the left by setting HALFALE=1. This decreases the length of t<sub>WIDTH\_ALEn</sub> and increases the length of tOH\_ALEn by t<sub>HFCORECLK</sub> - 1/2 \* t<sub>HFCLKNODIV</sub>. <sup>&</sup>lt;sup>4</sup>Measurement done at 10% and 90% of V<sub>DD</sub> (figure shows 50% of <sub>VDD</sub>) <sup>&</sup>lt;sup>5</sup>Figure only shows a write operation. For a multiplexed read operation the address hold time is controlled via the RDSETUP state instead of via the ADDRHOLD state. Figure 3.40. EBI Read Enable Related Output Timing Table 3.22. EBI Read Enable Related Output Timing | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------| | t <sub>OH_REn</sub> 1234 | Output hold time, from trailing EBI_REn/ EBI_NANDREn edge to EBI_AD, EBI_A, EBI_CSn, EBI_BLn invalid | -10.00 + (RDHOLD * theorecle) | | | ns | | t <sub>OSU_REn</sub> 12345 | Output setup time, from EBI_AD, EBI_A, EBI_CSn, EBI_BLn valid to leading EBI_REn/EBI_NANDREn edge | -10.00 + (RDSETUP<br>* thFCORECLK) | | | ns | | t <sub>WIDTH_REn</sub> 123456 | EBI_REn pulse width | -9.00 + ((RD-<br>STRB+1) * t <sub>HFCORE-</sub><br>CLK) | | | ns | Applies for all addressing modes (figure only shows D8A8. Output timing for EBI\_AD only applies to multiplexed addressing modes D8A24ALE and D16A16ALE) <sup>&</sup>lt;sup>2</sup>Applies for both EBI\_REn and EBI\_NANDREn (figure only shows EBI\_REn) <sup>&</sup>lt;sup>3</sup>Applies for all polarities (figure only shows active low signals) $<sup>^4\</sup>text{Measurement}$ done at 10% and 90% of $\text{V}_{\text{DD}}$ (figure shows 50% of $_{\text{VDD}})$ $<sup>^5</sup>$ The figure shows the timing for the case that the half strobe length functionality is not used, i.e. HALFRE=0. The leading edge of EBI\_REn can be moved to the right by setting HALFRE=1. This decreases the length of $t_{WIDTH\_REn}$ and increases the length of $t_{OSU\_REn}$ by 1/2 \* $t_{HFCLKNODIV}$ . <sup>&</sup>lt;sup>6</sup>When page mode is used, RDSTRB is replaced by RDPA for page hits. Figure 3.41. EBI Read Enable Related Timing Requirements Table 3.23. EBI Read Enable Related Timing Requirements | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------|-----|-----|-----|------| | t <sub>SU_REn 1234</sub> | Setup time, from EBI_AD valid to trailing EBI_REn edge | 37 | | | ns | | t <sub>H_Ren</sub> 1234 | Hold time, from trailing EBI_REn edge to EBI_AD invalid | -1 | | | ns | Applies for all addressing modes (figure only shows D16A8). Figure 3.42. EBI Ready/Wait Related Timing Requirements Table 3.24. EBI Ready/Wait Related Timing Requirements | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------|-------------------------------------------------------------------|------------------------------------|-----|-----|------| | t <sub>SU_ARDY</sub> 1234 | Setup time, from EBI_ARDY valid to trailing EBI_REn, EBI_WEn edge | 37 + (3 * t <sub>HFCORECLK</sub> ) | | | ns | <sup>&</sup>lt;sup>2</sup>Applies for both EBI\_REn and EBI\_NANDREn (figure only shows EBI\_REn) <sup>&</sup>lt;sup>3</sup>Applies for all polarities (figure only shows active low signals) <sup>&</sup>lt;sup>4</sup>Measurement done at 10% and 90% of V<sub>DD</sub> (figure shows 50% of <sub>VDD</sub>) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------|--------------------------------------------------------------------|------------------------------------|-----|-----|------| | t <sub>H_ARDY</sub> 1234 | Hold time, from trailing EBI_REn, EBI_WEn edge to EBI_ARDY invalid | -1 + (3 * t <sub>HFCORECLK</sub> ) | | | ns | <sup>&</sup>lt;sup>1</sup>Applies for all addressing modes (figure only shows D16A8.) #### 3.16 I2C #### Table 3.25. I2C Standard-mode (Sm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------|-----|-----|---------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 100 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 4.7 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 4.0 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 250 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 3450 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 4.7 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 4.0 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and a START condition | 4.7 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32WG Reference Manual. #### Table 3.26. I2C Fast-mode (Fm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------|-----|-----|--------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 400 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.6 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 100 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 900 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.6 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.6 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.6 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and a START condition | 1.3 | | | μs | For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32WG Reference Manual. <sup>&</sup>lt;sup>2</sup>Applies for EBI\_REn, EBI\_WEn (figure only shows EBI\_REn) <sup>&</sup>lt;sup>3</sup>Applies for all polarities (figure only shows active low signals) $<sup>^4</sup>$ Measurement done at 10% and 90% of $V_{DD}$ (figure shows 50% of $_{VDD}$ ) <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 4). <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HEPERCLK</sub> [Hz]) - 4). Table 3.27. I2C Fast-mode Plus (Fm+) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------|------|-----|-------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 1000 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 0.5 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.26 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 50 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.26 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.26 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.26 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and a START condition | 0.5 | | | μs | <sup>&</sup>lt;sup>1</sup> For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32WG Reference Manual. ## 3.17 USART SPI Figure 3.43. SPI Master Timing Table 3.28. SPI Master Timing | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------|---------------|---------------------------------|-----|------|------| | t <sub>SCLK</sub> 1 2 | SCLK period | | 2 * t <sub>HFPER</sub> -<br>CLK | | | ns | | t <sub>CS_MO</sub> 1 2 | CS to MOSI | | -2.00 | | 2.00 | ns | | t <sub>SCLK_MO</sub> 1 2 | SCLK to MOSI | | -1.00 | | 3.00 | ns | | t <sub>SU_MI</sub> 1 2 | MISO setup time | IOVDD = 3.0 V | 36.00 | | | ns | | t <sub>H_MI</sub> 1 2 | MISO hold time | | -6.00 | | | ns | <sup>&</sup>lt;sup>1</sup>Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) $<sup>^{2}</sup>$ Measurement done at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ) Table 3.29. SPI Master Timing with SSSEARLY and SMSDELAY | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------|---------------|--------------------------------|-----|------|------| | t <sub>SCLK</sub> 12 | SCLK period | | 2 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>CS_MO</sub> 12 | CS to MOSI | | -2.00 | | 2.00 | ns | | t <sub>SCLK_MO</sub> 12 | SCLK to MOSI | | -1.00 | | 3.00 | ns | | t <sub>SU_MI</sub> 12 | MISO setup time | IOVDD = 3.0 V | -32.00 | | | ns | | t <sub>H_MI</sub> 12 | MISO hold time | | 63.00 | | | ns | Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) Figure 3.44. SPI Slave Timing Table 3.30. SPI Slave Timing | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------|--------------------|------------------------------------|-----|-----------------------------------|------| | t <sub>SCLK_sl</sub> 1 2 | SCKL period | 6 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>SCLK_hi</sub> 12 | SCLK high period | 3 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>SCLK_lo</sub> 1 2 | SCLK low period | 3 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>CS_ACT_MI</sub> 1 2 | CS active to MISO | 5.00 | | 35.00 | ns | | t <sub>CS_DIS_MI</sub> 1 2 | CS disable to MISO | 5.00 | | 35.00 | ns | | t <sub>SU_MO</sub> 12 | MOSI setup time | 5.00 | | | ns | | t <sub>H_MO</sub> 1 2 | MOSI hold time | 2 + 2 * t <sub>HF-</sub><br>PERCLK | | | ns | | t <sub>SCLK_MI</sub> 12 | SCLK to MISO | 7 + t <sub>HFPER</sub> - | | 42 + 2 *<br>t <sub>HFPERCLK</sub> | ns | Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) Table 3.31. SPI Slave Timing with SSSEARLY and SMSDELAY | | Symbol | Parameter | Min | Тур | Max | Unit | |---|-------------------------|-------------|-------------------------|-----|-----|------| | | t <sub>SCLK_sl</sub> 12 | SCKL period | 6 * t <sub>HFPER-</sub> | | | ns | | - | | | CLK | | | | $<sup>^2\</sup>mbox{Measurement}$ done at 10% and 90% of $\mbox{V}_{\mbox{DD}}$ (figure shows 50% of $\mbox{V}_{\mbox{DD}})$ $<sup>^2 \</sup>text{Measurement}$ done at 10% and 90% of $\text{V}_{\text{DD}}$ (figure shows 50% of $\text{V}_{\text{DD}})$ | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------|--------------------|-------------------------------------|-----|----------------------------------|------| | t <sub>SCLK_hi</sub> 12 | SCLK high period | 3 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>SCLK_lo</sub> 12 | SCLK low period | 3 * t <sub>HFPER-</sub><br>CLK | | | ns | | t <sub>CS_ACT_MI</sub> 12 | CS active to MISO | 5.00 | | 35.00 | ns | | t <sub>CS_DIS_MI</sub> 12 | CS disable to MISO | 5.00 | | 35.00 | ns | | t <sub>SU_MO</sub> 12 | MOSI setup time | 5.00 | | | ns | | t <sub>H_MO</sub> 12 | MOSI hold time | 2 + 2 * t <sub>HF</sub> _<br>PERCLK | | | ns | | t <sub>SCLK_MI</sub> 12 | SCLK to MISO | -264 + t <sub>HF-</sub><br>PERCLK | | -234 + 2 * t <sub>HFPERCLK</sub> | ns | Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0) # 3.18 Digital Peripherals Table 3.32. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|-----------------|-------------------------------------|-----|-------|-----|------------| | I <sub>USART</sub> | USART current | USART idle current, clock enabled | | 4.0 | | μΑ/<br>MHz | | I <sub>UART</sub> | UART current | UART idle current, clock enabled | | 3.8 | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | | 194.0 | | nA | | I <sub>I2C</sub> | I2C current | I2C idle current, clock enabled | | 7.6 | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_0 idle current, clock enabled | | 6.5 | | μΑ/<br>MHz | | I <sub>LETIMER</sub> | LETIMER current | LETIMER idle current, clock enabled | | 85.8 | | nA | | I <sub>PCNT</sub> | PCNT current | PCNT idle current, clock enabled | | 91.4 | | nA | | I <sub>RTC</sub> | RTC current | RTC idle current, clock enabled | | 54.6 | | nA | | I <sub>AES</sub> | AES current | AES idle current, clock enabled | | 1.8 | | μΑ/<br>MHz | | I <sub>GPIO</sub> | GPIO current | GPIO idle current, clock enabled | | 3.4 | | μΑ/<br>MHz | | I <sub>EBI</sub> | EBI current | EBI idle current, clock enabled | | 6.5 | | μΑ/<br>MHz | | I <sub>PRS</sub> | PRS current | PRS idle current | | 3.9 | | μΑ/<br>MHz | | I <sub>DMA</sub> | DMA current | Clock enable | | 10.9 | | μΑ/<br>MHz | $<sup>^2\</sup>mbox{Measurement}$ done at 10% and 90% of $\mbox{V}_{\mbox{DD}}$ (figure shows 50% of $\mbox{V}_{\mbox{DD}})$ # 4 Pinout and Package #### Note Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32WG280. #### 4.1 Pinout The *EFM32WG280* pinout is shown in Figure 4.1 (p. 57) and Table 4.1 (p. 57). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 4.1. EFM32WG280 Pinout (top view, not to scale) Table 4.1. Device Pinout | | QFP100 Pin#<br>and Name | | Pin Alternate Functionality / Description | | | | | |-------|-------------------------|--------|-------------------------------------------|-----------------|---------------------------|---------------------------|--| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | | 1 | PA0 | | EBI_AD09 #0/1/2 | TIM0_CC0 #0/1/4 | LEU0_RX #4<br>I2C0_SDA #0 | PRS_CH0 #0<br>GPIO_EM4WU0 | | | 2 | PA1 | | EBI_AD10 #0/1/2 | TIM0_CC1 #0/1 | I2C0_SCL #0 | CMU_CLK1 #0<br>PRS_CH1 #0 | | | 3 | PA2 | | EBI_AD11 #0/1/2 | TIM0_CC2 #0/1 | | CMU_CLK0 #0 | | | | QFP100 Pin#<br>and Name | | Pin Alterna | ate Functionality / | Description | | |-------|-------------------------|------------------------------------------------|--------------------|--------------------------------------------------|---------------------------------------|-----------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | - | | | | | | ETM_TD0 #3 | | 4 | PA3 | | EBI_AD12 #0/1/2 | TIM0_CDTI0 #0 | U0_TX #2 | LES_ALTEX2 #0<br>ETM_TD1 #3 | | 5 | PA4 | | EBI_AD13 #0/1/2 | TIM0_CDTI1 #0 | U0_RX #2 | LES_ALTEX3 #0<br>ETM_TD2 #3 | | 6 | PA5 | | EBI_AD14 #0/1/2 | TIM0_CDTI2 #0 | LEU1_TX #1 | LES_ALTEX4 #0<br>ETM_TD3 #3 | | 7 | PA6 | | EBI_AD15 #0/1/2 | | LEU1_RX #1 | ETM_TCLK #3<br>GPIO_EM4WU1 | | 8 | IOVDD_0 | Digital IO power supply | 0. | | | | | 9 | PB0 | | EBI_A16 #0/1/2 | TIM1_CC0 #2 | | | | 10 | PB1 | | EBI_A17 #0/1/2 | TIM1_CC1 #2 | | | | 11 | PB2 | | EBI_A18 #0/1/2 | TIM1_CC2 #2 | | | | 12 | PB3 | | EBI_A19 #0/1/2 | PCNT1_S0IN #1 | US2_TX #1 | | | 13 | PB4 | | EBI_A20 #0/1/2 | PCNT1_S1IN #1 | US2_RX #1 | | | 14 | PB5 | | EBI_A21 #0/1/2 | | US2_CLK #1 | | | 15 | PB6 | | EBI_A22 #0/1/2 | | US2_CS #1 | | | 16 | VSS | Ground | | | | | | 17 | IOVDD_1 | Digital IO power supply | <br>1. | | | | | 18 | PC0 | ACMP0_CH0<br>DAC0_OUT0ALT #0/<br>OPAMP_OUT0ALT | EBI_A23 #0/1/2 | TIM0_CC1 #4<br>PCNT0_S0IN #2 | US0_TX #5<br>US1_TX #0<br>I2C0_SDA #4 | LES_CH0 #0<br>PRS_CH2 #0 | | 19 | PC1 | ACMP0_CH1<br>DAC0_OUT0ALT #1/<br>OPAMP_OUT0ALT | EBI_A24 #0/1/2 | TIM0_CC2 #4<br>PCNT0_S1IN #2 | US0_RX #5<br>US1_RX #0<br>I2C0_SCL #4 | LES_CH1 #0<br>PRS_CH3 #0 | | 20 | PC2 | ACMP0_CH2<br>DAC0_OUT0ALT #2/<br>OPAMP_OUT0ALT | EBI_A25 #0/1/2 | TIMO_CDTI0 #4 | US2_TX #0 | LES_CH2 #0 | | 21 | PC3 | ACMP0_CH3<br>DAC0_OUT0ALT #3/<br>OPAMP_OUT0ALT | EBI_NANDREn #0/1/2 | TIM0_CDTI1 #4 | US2_RX #0 | LES_CH3 #0 | | 22 | PC4 | ACMP0_CH4<br>DAC0_P0 /<br>OPAMP_P0 | EBI_A26 #0/1/2 | TIMO_CDTI2 #4<br>LETIMO_OUT0 #3<br>PCNT1_S0IN #0 | US2_CLK #0<br>I2C1_SDA #0 | LES_CH4 #0 | | 23 | PC5 | ACMP0_CH5<br>DAC0_N0 /<br>OPAMP_N0 | EBI_NANDWEn #0/1/2 | LETIMO_OUT1 #3<br>PCNT1_S1IN #0 | US2_CS #0<br>I2C1_SCL #0 | LES_CH5 #0 | | 24 | PB7 | LFXTAL_P | | TIM1_CC0 #3 | US0_TX #4<br>US1_CLK #0 | | | 25 | PB8 | LFXTAL_N | | TIM1_CC1 #3 | US0_RX #4<br>US1_CS #0 | | | 26 | PA7 | | EBI_CSTFT #0/1/2 | | | | | 27 | PA8 | | EBI_DCLK #0/1/2 | TIM2_CC0 #0 | | | | 28 | PA9 | | EBI_DTEN #0/1/2 | TIM2_CC1 #0 | | | | 29 | PA10 | | EBI_VSNC #0/1/2 | TIM2_CC2 #0 | | | | 30 | PA11 | | EBI_HSNC #0/1/2 | | | | | 31 | IOVDD_2 | Digital IO power supply | 2. | | | | | 32 | VSS | Ground | | | | | | | QFP100 Pin#<br>and Name | | Pin Altern | ate Functionality / | Description | | |-------|-------------------------|---------------------------------------------------------------------------------|---------------------------------|------------------------------------------------|-------------------------------------------|-----------------------------------------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | 33 | PA12 | | EBI_A00 #0/1/2 | TIM2_CC0 #1 | | | | 34 | PA13 | | EBI_A01 #0/1/2 | TIM2_CC1 #1 | | | | 35 | PA14 | | EBI_A02 #0/1/2 | TIM2_CC2 #1 | | | | 36 | RESETn | Reset input, active low.<br>To apply an external res<br>that reset is released. | et source to this pin, it is re | quired to only drive this pi | n low during reset, and let th | e internal pull-up ensure | | 37 | PB9 | | EBI_A03 #0/1/2 | | U1_TX #2 | | | 38 | PB10 | | EBI_A04 #0/1/2 | | U1_RX #2 | | | 39 | PB11 | DAC0_OUT0 /<br>OPAMP_OUT0 | | TIM1_CC2 #3<br>LETIM0_OUT0 #1 | I2C1_SDA #1 | | | 40 | PB12 | DAC0_OUT1 /<br>OPAMP_OUT1 | | LETIM0_OUT1 #1 | I2C1_SCL #1 | | | 41 | AVDD_1 | Analog power supply 1. | | | | | | 42 | PB13 | HFXTAL_P | | | US0_CLK #4/5<br>LEU0_TX #1 | | | 43 | PB14 | HFXTAL_N | | | US0_CS #4/5<br>LEU0_RX #1 | | | 44 | IOVDD_3 | Digital IO power supply | 3. | | | | | 45 | AVDD_0 | Analog power supply 0. | | | | | | 46 | PD0 | ADC0_CH0 DAC0_OUT0ALT #4/ OPAMP_OUT0ALT OPAMP_OUT2 #1 | | PCNT2_S0IN #0 | US1_TX #1 | | | 47 | PD1 | ADC0_CH1<br>DAC0_OUT1ALT #4/<br>OPAMP_OUT1ALT | | TIM0_CC0 #3<br>PCNT2_S1IN #0 | US1_RX #1 | DBG_SWO #2 | | 48 | PD2 | ADC0_CH2 | EBI_A27 #0/1/2 | TIM0_CC1 #3 | US1_CLK #1 | DBG_SWO #3 | | 49 | PD3 | ADC0_CH3<br>OPAMP_N2 | | TIM0_CC2 #3 | US1_CS #1 | ETM_TD1 #0/2 | | 50 | PD4 | ADC0_CH4<br>OPAMP_P2 | | | LEU0_TX #0 | ETM_TD2 #0/2 | | 51 | PD5 | ADC0_CH5<br>OPAMP_OUT2 #0 | | | LEU0_RX #0 | ETM_TD3 #0/2 | | 52 | PD6 | ADC0_CH6<br>DAC0_P1 /<br>OPAMP_P1 | | TIM1_CC0 #4<br>LETIM0_OUT0 #0<br>PCNT0_S0IN #3 | US1_RX #2<br>I2C0_SDA #1 | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0 | | 53 | PD7 | ADC0_CH7<br>DAC0_N1 /<br>OPAMP_N1 | | TIM1_CC1 #4<br>LETIM0_OUT1 #0<br>PCNT0_S1IN #3 | US1_TX #2<br>I2C0_SCL #1 | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 | | 54 | PD8 | BU_VIN | | | | CMU_CLK1 #1 | | 55 | PC6 | ACMP0_CH6 | EBI_A05 #0/1/2 | | LEU1_TX #0<br>I2C0_SDA #2 | LES_CH6 #0<br>ETM_TCLK #2 | | 56 | PC7 | ACMP0_CH7 | EBI_A06 #0/1/2 | | LEU1_RX #0<br>I2C0_SCL #2 | LES_CH7 #0<br>ETM_TD0 #2 | | 57 | VDD_DREG | Power supply for on-chip | voltage regulator. | | | | | 58 | VSS | Ground | | | | | | 59 | DECOUPLE | Decouple output for on- | chip voltage regulator. An e | xternal capacitance of size | e C <sub>DECOUPLE</sub> is required at th | is pin. | | 60 | PE0 | | EBI_A07 #0/1/2 | TIM3_CC0 #1<br>PCNT0_S0IN #1 | U0_TX #1<br>I2C1_SDA #2 | | | | QFP100 Pin#<br>and Name | | Pin Altern | nate Functionality / | Description | | |-------|-------------------------|------------------------------------------------|-----------------|----------------------------------------------------------------|-----------------------------------------|-----------------------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | 61 | PE1 | | EBI_A08 #0/1/2 | TIM3_CC1 #1<br>PCNT0_S1IN #1 | U0_RX #1<br>I2C1_SCL #2 | | | 62 | PE2 | BU_VOUT | EBI_A09 #0 | TIM3_CC2 #1 | U1_TX #3 | ACMP0_O #1 | | 63 | PE3 | BU_STAT | EBI_A10 #0 | | U1_RX #3 | ACMP1_O #1 | | 64 | PE4 | | EBI_A11 #0/1/2 | | US0_CS #1 | | | 65 | PE5 | | EBI_A12 #0/1/2 | | US0_CLK #1 | | | 66 | PE6 | | EBI_A13 #0/1/2 | | US0_RX #1 | | | 67 | PE7 | | EBI_A14 #0/1/2 | | US0_TX #1 | | | 68 | PC8 | ACMP1_CH0 | EBI_A15 #0/1/2 | TIM2_CC0 #2 | US0_CS #2 | LES_CH8 #0 | | 69 | PC9 | ACMP1_CH1 | EBI_A09 #1/2 | TIM2_CC1 #2 | US0_CLK #2 | LES_CH9 #0<br>GPIO_EM4WU2 | | 70 | PC10 | ACMP1_CH2 | EBI_A10 #1/2 | TIM2_CC2 #2 | US0_RX #2 | LES_CH10 #0 | | 71 | PC11 | ACMP1_CH3 | EBI_ALE #1/2 | | US0_TX #2 | LES_CH11 #0 | | 72 | PC12 | ACMP1_CH4<br>DAC0_OUT1ALT #0/<br>OPAMP_OUT1ALT | | | U1_TX #0 | CMU_CLK0 #1<br>LES_CH12 #0 | | 73 | PC13 | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | U1_RX #0 | LES_CH13 #0 | | 74 | PC14 | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0 | US0_CS #3<br>U0_TX #3 | LES_CH14 #0 | | 75 | PC15 | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0 | US0_CLK #3<br>U0_RX #3 | LES_CH15 #0<br>DBG_SWO #1 | | 76 | PF0 | | | TIM0_CC0 #5<br>LETIM0_OUT0 #2 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK #0/1/2/3 | | 77 | PF1 | | | TIM0_CC1 #5<br>LETIM0_OUT1 #2 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3 | | 78 | PF2 | | EBI_ARDY #0/1/2 | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 | | 79 | PF3 | | EBI_ALE #0 | TIM0_CDTI0 #2/5 | | PRS_CH0 #1<br>ETM_TD3 #1 | | 80 | PF4 | | EBI_WEn #0/2 | TIM0_CDTI1 #2/5 | | PRS_CH1 #1 | | 81 | PF5 | | EBI_REn #0/2 | TIM0_CDTI2 #2/5 | | PRS_CH2 #1 | | 82 | IOVDD_5 | Digital IO power supply 5 | 5. | | | | | 83 | VSS | Ground | | | | - | | 84 | PF6 | | EBI_BL0 #0/1/2 | TIM0_CC0 #2 | U0_TX #0 | | | 85 | PF7 | | EBI_BL1 #0/1/2 | TIM0_CC1 #2 | U0_RX #0 | | | 86 | PF8 | | EBI_WEn #1 | TIM0_CC2 #2 | | ETM_TCLK #1 | | 87 | PF9 | | EBI_REn #1 | | | ETM_TD0 #1 | | 88 | PD9 | | EBI_CS0 #0/1/2 | | | | | 89 | PD10 | | EBI_CS1 #0/1/2 | | | | | 90 | PD11 | | EBI_CS2 #0/1/2 | | | | | | QFP100 Pin#<br>and Name | | Pin Altern | ate Functionality / | Description | | |-------|-------------------------|--------|-----------------|---------------------|----------------------------------------|--------------------------------------------| | Pin # | Pin Name | Analog | EBI | EBI Timers | | Other | | 91 | PD12 | | EBI_CS3 #0/1/2 | | | | | 92 | PE8 | | EBI_AD00 #0/1/2 | PCNT2_S0IN #1 | | PRS_CH3 #1 | | 93 | PE9 | | EBI_AD01 #0/1/2 | PCNT2_S1IN #1 | | | | 94 | PE10 | | EBI_AD02 #0/1/2 | TIM1_CC0 #1 | US0_TX #0 | BOOT_TX | | 95 | PE11 | | EBI_AD03 #0/1/2 | TIM1_CC1 #1 | US0_RX #0 | LES_ALTEX5 #0<br>BOOT_RX | | 96 | PE12 | | EBI_AD04 #0/1/2 | TIM1_CC2 #1 | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0 | | 97 | PE13 | | EBI_AD05 #0/1/2 | | US0_TX #3<br>US0_CS #0<br>I2C0_SCL #6 | LES_ALTEX7 #0<br>ACMP0_O #0<br>GPIO_EM4WU5 | | 98 | PE14 | | EBI_AD06 #0/1/2 | TIM3_CC0 #0 | LEU0_TX #2 | | | 99 | PE15 | | EBI_AD07 #0/1/2 | TIM3_CC1 #0 | LEU0_RX #2 | | | 100 | PA15 | | EBI_AD08 #0/1/2 | TIM3_CC2 #0 | | | ## **4.2 Alternate Functionality Pinout** A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in Table 4.2 (p. 61). The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. #### Note Some functionality, such as analog interfaces, do not have alternate settings or a LOCA-TION bitfield. In these cases, the pinout is shown in the column corresponding to LOCA-TION 0. Table 4.2. Alternate functionality overview | Alternate | | | L | OCATIO | N | | | | |---------------|------|-----|-----|--------|---|---|-------------------------------------|------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH0 | PC0 | | | | | | | Analog comparator ACMP0, channel 0. | | ACMP0_CH1 | PC1 | | | | | | | Analog comparator ACMP0, channel 1. | | ACMP0_CH2 | PC2 | | | | | | Analog comparator ACMP0, channel 2. | | | ACMP0_CH3 | PC3 | | | | | | | Analog comparator ACMP0, channel 3. | | ACMP0_CH4 | PC4 | | | | | | | Analog comparator ACMP0, channel 4. | | ACMP0_CH5 | PC5 | | | | | | | Analog comparator ACMP0, channel 5. | | ACMP0_CH6 | PC6 | | | | | | | Analog comparator ACMP0, channel 6. | | ACMP0_CH7 | PC7 | | | | | | | Analog comparator ACMP0, channel 7. | | ACMP0_O | PE13 | PE2 | PD6 | | | | | Analog comparator ACMP0, digital output. | | ACMP1_CH0 | PC8 | | | | | | | Analog comparator ACMP1, channel 0. | | ACMP1_CH1 | PC9 | | | | | | | Analog comparator ACMP1, channel 1. | | ACMP1_CH2 | PC10 | | | | | | | Analog comparator ACMP1, channel 2. | | ACMP1_CH3 | PC11 | | | | | | | Analog comparator ACMP1, channel 3. | | ACMP1_CH4 | PC12 | | | | | | | Analog comparator ACMP1, channel 4. | | Alternate | | | L | OCATIO | N | | | | |---------------------------------|------|------|------|--------|-----|---|---|-------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP1_CH5 | PC13 | | | | | | | Analog comparator ACMP1, channel 5. | | ACMP1_CH6 | PC14 | | | | | | | Analog comparator ACMP1, channel 6. | | ACMP1_CH7 | PC15 | | | | | | | Analog comparator ACMP1, channel 7. | | ACMP1_O | PF2 | PE3 | PD7 | | | | | Analog comparator ACMP1, digital output. | | ADC0_CH0 | PD0 | | | | | | | Analog to digital converter ADC0, input channel number 0. | | ADC0_CH1 | PD1 | | | | | | | Analog to digital converter ADC0, input channel number 1. | | ADC0_CH2 | PD2 | | | | | | | Analog to digital converter ADC0, input channel number 2. | | ADC0_CH3 | PD3 | | | | | | | Analog to digital converter ADC0, input channel number 3. | | ADC0_CH4 | PD4 | | | | | | | Analog to digital converter ADC0, input channel number 4. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PE11 | | | | | | | Bootloader RX | | BOOT_TX | PE10 | | | | | | | Bootloader TX | | BU_STAT | PE3 | | | | | | | Backup Power Domain status, whether or not the system is in backup mode | | BU_VIN | PD8 | | | | | | | Battery input for Backup Power Domain | | BU_VOUT | PE2 | | | | | | | Power output for Backup Power Domain | | CMU_CLK0 | PA2 | PC12 | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | PD8 | PE12 | | | | | Clock Management Unit, clock output number 1. | | DAC0_N0 /<br>OPAMP_N0 | PC5 | | | | | | | Operational Amplifier 0 external negative input. | | DAC0_N1 /<br>OPAMP_N1 | PD7 | | | | | | | Operational Amplifier 1 external negative input. | | OPAMP_N2 | PD3 | | | | | | | Operational Amplifier 2 external negative input. | | DAC0_OUT0 /<br>OPAMP_OUT0 | PB11 | | | | | | | Digital to Analog Converter DAC0_OUT0 / OPAMP output channel number 0. | | DAC0_OUT0ALT /<br>OPAMP_OUT0ALT | PC0 | PC1 | PC2 | PC3 | PD0 | | | Digital to Analog Converter DAC0_OUT0ALT / OPAMP alternative output for channel 0. | | DAC0_OUT1 /<br>OPAMP_OUT1 | PB12 | | | | | | | Digital to Analog Converter DAC0_OUT1 / OPAMP output channel number 1. | | DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12 | PC13 | PC14 | PC15 | PD1 | | | Digital to Analog Converter DAC0_OUT1ALT / OPAMP alternative output for channel 1. | | OPAMP_OUT2 | PD5 | PD0 | | | | | | Operational Amplifier 2 output. | | DAC0_P0 /<br>OPAMP_P0 | PC4 | | | | | | | Operational Amplifier 0 external positive input. | | DAC0_P1 /<br>OPAMP_P1 | PD6 | | | | | | | Operational Amplifier 1 external positive input. | | OPAMP_P2 | PD4 | | | | | | | Operational Amplifier 2 external positive input. | | DDO CWO'' | DE? | DEC | DEC | DEC | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | PF0 | PF0 | PF0 | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | DRG SWDIO | DE4 | DE4 | PF1 | PF1 | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | PF1 | PFI | PFT | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | DDC 61410 | DEC | DC45 | DC.4 | DDC | | | | Debug-interface Serial Wire viewer Output. | | DBG_SWO | PF2 | PC15 | PD1 | PD2 | | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | Alternate | | | L | OCATIO | N | | | | |---------------|------|------|------|--------|---|---|---|----------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | EBI_A00 | PA12 | PA12 | PA12 | | | | | External Bus Interface (EBI) address output pin 00. | | EBI_A01 | PA13 | PA13 | PA13 | | | | | External Bus Interface (EBI) address output pin 01. | | EBI_A02 | PA14 | PA14 | PA14 | | | | | External Bus Interface (EBI) address output pin 02. | | EBI_A03 | PB9 | PB9 | PB9 | | | | | External Bus Interface (EBI) address output pin 03. | | EBI_A04 | PB10 | PB10 | PB10 | | | | | External Bus Interface (EBI) address output pin 04. | | EBI_A05 | PC6 | PC6 | PC6 | | | | | External Bus Interface (EBI) address output pin 05. | | EBI_A06 | PC7 | PC7 | PC7 | | | | | External Bus Interface (EBI) address output pin 06. | | EBI_A07 | PE0 | PE0 | PE0 | | | | | External Bus Interface (EBI) address output pin 07. | | EBI_A08 | PE1 | PE1 | PE1 | | | | | External Bus Interface (EBI) address output pin 08. | | EBI_A09 | PE2 | PC9 | PC9 | | | | | External Bus Interface (EBI) address output pin 09. | | EBI_A10 | PE3 | PC10 | PC10 | | | | | External Bus Interface (EBI) address output pin 10. | | EBI_A11 | PE4 | PE4 | PE4 | | | | | External Bus Interface (EBI) address output pin 11. | | EBI_A12 | PE5 | PE5 | PE5 | | | | | External Bus Interface (EBI) address output pin 12. | | EBI_A13 | PE6 | PE6 | PE6 | | | | | External Bus Interface (EBI) address output pin 13. | | EBI_A14 | PE7 | PE7 | PE7 | | | | | External Bus Interface (EBI) address output pin 14. | | EBI_A15 | PC8 | PC8 | PC8 | | | | | External Bus Interface (EBI) address output pin 15. | | EBI_A16 | PB0 | PB0 | PB0 | | | | | External Bus Interface (EBI) address output pin 16. | | EBI_A17 | PB1 | PB1 | PB1 | | | | | External Bus Interface (EBI) address output pin 17. | | EBI_A18 | PB2 | PB2 | PB2 | | | | | External Bus Interface (EBI) address output pin 18. | | EBI_A19 | PB3 | PB3 | PB3 | | | | | External Bus Interface (EBI) address output pin 19. | | EBI_A20 | PB4 | PB4 | PB4 | | | | | External Bus Interface (EBI) address output pin 20. | | EBI_A21 | PB5 | PB5 | PB5 | | | | | External Bus Interface (EBI) address output pin 21. | | EBI_A22 | PB6 | PB6 | PB6 | | | | | External Bus Interface (EBI) address output pin 22. | | EBI_A23 | PC0 | PC0 | PC0 | | | | | External Bus Interface (EBI) address output pin 23. | | EBI_A24 | PC1 | PC1 | PC1 | | | | | External Bus Interface (EBI) address output pin 24. | | EBI_A25 | PC2 | PC2 | PC2 | | | | | External Bus Interface (EBI) address output pin 25. | | EBI_A26 | PC4 | PC4 | PC4 | | | | | External Bus Interface (EBI) address output pin 26. | | EBI_A27 | PD2 | PD2 | PD2 | | | | | External Bus Interface (EBI) address output pin 27. | | EBI_AD00 | PE8 | PE8 | PE8 | | | | | External Bus Interface (EBI) address and data input / output pin 00. | | EBI_AD01 | PE9 | PE9 | PE9 | | | | | External Bus Interface (EBI) address and data input / output pin 01. | | EBI_AD02 | PE10 | PE10 | PE10 | | | | | External Bus Interface (EBI) address and data input / output pin 02. | | EBI_AD03 | PE11 | PE11 | PE11 | | | | | External Bus Interface (EBI) address and data input / output pin 03. | | EBI_AD04 | PE12 | PE12 | PE12 | | | | | External Bus Interface (EBI) address and data input / output pin 04. | | EBI_AD05 | PE13 | PE13 | PE13 | | | | | External Bus Interface (EBI) address and data input / output pin 05. | | EBI_AD06 | PE14 | PE14 | PE14 | | | | | External Bus Interface (EBI) address and data input / output pin 06. | | EBI_AD07 | PE15 | PE15 | PE15 | | | | | External Bus Interface (EBI) address and data input / output pin 07. | | EBI_AD08 | PA15 | PA15 | PA15 | | | | | External Bus Interface (EBI) address and data input / output pin 08. | | Alternate | | | L | OCATIO | N | | | | |---------------|------|------|------|--------|---|---|---|--------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | EBI_AD09 | PA0 | PA0 | PA0 | | | | | External Bus Interface (EBI) address and data input / output pin 09. | | EBI_AD10 | PA1 | PA1 | PA1 | | | | | External Bus Interface (EBI) address and data input / output pin 10. | | EBI_AD11 | PA2 | PA2 | PA2 | | | | | External Bus Interface (EBI) address and data input / output pin 11. | | EBI_AD12 | PA3 | PA3 | PA3 | | | | | External Bus Interface (EBI) address and data input / output pin 12. | | EBI_AD13 | PA4 | PA4 | PA4 | | | | | External Bus Interface (EBI) address and data input / output pin 13. | | EBI_AD14 | PA5 | PA5 | PA5 | | | | | External Bus Interface (EBI) address and data input / output pin 14. | | EBI_AD15 | PA6 | PA6 | PA6 | | | | | External Bus Interface (EBI) address and data input / output pin 15. | | EBI_ALE | PF3 | PC11 | PC11 | | | | | External Bus Interface (EBI) Address Latch Enable output. | | EBI_ARDY | PF2 | PF2 | PF2 | | | | | External Bus Interface (EBI) Hardware Ready Control input. | | EBI_BL0 | PF6 | PF6 | PF6 | | | | | External Bus Interface (EBI) Byte Lane/Enable pin 0. | | EBI_BL1 | PF7 | PF7 | PF7 | | | | | External Bus Interface (EBI) Byte Lane/Enable pin 1. | | EBI_CS0 | PD9 | PD9 | PD9 | | | | | External Bus Interface (EBI) Chip Select output 0. | | EBI_CS1 | PD10 | PD10 | PD10 | | | | | External Bus Interface (EBI) Chip Select output 1. | | EBI_CS2 | PD11 | PD11 | PD11 | | | | | External Bus Interface (EBI) Chip Select output 2. | | EBI_CS3 | PD12 | PD12 | PD12 | | | | | External Bus Interface (EBI) Chip Select output 3. | | EBI_CSTFT | PA7 | PA7 | PA7 | | | | | External Bus Interface (EBI) Chip Select output TFT. | | EBI_DCLK | PA8 | PA8 | PA8 | | | | | External Bus Interface (EBI) TFT Dot Clock pin. | | EBI_DTEN | PA9 | PA9 | PA9 | | | | | External Bus Interface (EBI) TFT Data Enable pin. | | EBI_HSNC | PA11 | PA11 | PA11 | | | | | External Bus Interface (EBI) TFT Horizontal Synchronization pin. | | EBI_NANDREn | PC3 | PC3 | PC3 | | | | | External Bus Interface (EBI) NAND Read Enable output. | | EBI_NANDWEn | PC5 | PC5 | PC5 | | | | | External Bus Interface (EBI) NAND Write Enable output. | | EBI_REn | PF5 | PF9 | PF5 | | | | | External Bus Interface (EBI) Read Enable output. | | EBI_VSNC | PA10 | PA10 | PA10 | | | | | External Bus Interface (EBI) TFT Vertical Synchronization pin. | | EBI_WEn | PF4 | PF8 | PF4 | | | | | External Bus Interface (EBI) Write Enable output. | | ETM_TCLK | PD7 | PF8 | PC6 | PA6 | | | | Embedded Trace Module ETM clock . | | ETM_TD0 | PD6 | PF9 | PC7 | PA2 | | | | Embedded Trace Module ETM data 0. | | ETM_TD1 | PD3 | | PD3 | PA3 | | | | Embedded Trace Module ETM data 1. | | ETM_TD2 | PD4 | | PD4 | PA4 | | | | Embedded Trace Module ETM data 2. | | ETM_TD3 | PD5 | PF3 | PD5 | PA5 | | | | Embedded Trace Module ETM data 3. | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU1 | PA6 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU2 | PC9 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | Alternate | | | L | OCATIO | N | | | | |---------------|------|------|------|--------|-----|-----|------|------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | I2C0_SCL | PA1 | PD7 | PC7 | | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | I2C0_SDA | PA0 | PD6 | PC6 | | PC0 | PF0 | PE12 | I2C0 Serial Data input / output. | | I2C1_SCL | PC5 | PB12 | PE1 | | | | | I2C1 Serial Clock Line input / output. | | I2C1_SDA | PC4 | PB11 | PE0 | | | | | I2C1 Serial Data input / output. | | LES_ALTEX0 | PD6 | | | | | | | LESENSE alternate exite output 0. | | LES_ALTEX1 | PD7 | | | | | | | LESENSE alternate exite output 1. | | LES_ALTEX2 | PA3 | | | | | | | LESENSE alternate exite output 2. | | LES_ALTEX3 | PA4 | | | | | | | LESENSE alternate exite output 3. | | LES_ALTEX4 | PA5 | | | | | | | LESENSE alternate exite output 4. | | LES_ALTEX5 | PE11 | | | | | | | LESENSE alternate exite output 5. | | LES_ALTEX6 | PE12 | | | | | | | LESENSE alternate exite output 6. | | LES_ALTEX7 | PE13 | | | | | | | LESENSE alternate exite output 7. | | LES_CH0 | PC0 | | | | | | | LESENSE channel 0. | | LES_CH1 | PC1 | | | | | | | LESENSE channel 1. | | LES_CH2 | PC2 | | | | | | | LESENSE channel 2. | | LES_CH3 | PC3 | | | | | | | LESENSE channel 3. | | LES_CH4 | PC4 | | | | | | | LESENSE channel 4. | | LES_CH5 | PC5 | | | | | | | LESENSE channel 5. | | LES_CH6 | PC6 | | | | | | | LESENSE channel 6. | | LES_CH7 | PC7 | | | | | | | LESENSE channel 7. | | LES_CH8 | PC8 | | | | | | | LESENSE channel 8. | | LES_CH9 | PC9 | | | | | | | LESENSE channel 9. | | LES_CH10 | PC10 | | | | | | | LESENSE channel 10. | | LES_CH11 | PC11 | | | | | | | LESENSE channel 11. | | LES CH12 | PC12 | | | | | | | LESENSE channel 12. | | LES_CH13 | PC13 | | | | | | | LESENSE channel 13. | | LES_CH14 | PC14 | | | | | | | LESENSE channel 14. | | LES_CH15 | PC15 | | | | | | | LESENSE channel 15. | | LETIMO_OUTO | PD6 | PB11 | PF0 | PC4 | | | | Low Energy Timer LETIM0, output channel 0. | | LETIMO_OUT1 | PD7 | PB12 | PF1 | PC5 | | | | Low Energy Timer LETIM0, output channel 1. | | LEU0_RX | PD5 | PB14 | PE15 | PF1 | PA0 | | | LEUARTO Receive input. | | LEU0_TX | PD4 | PB13 | PE14 | PF0 | PF2 | | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | LEU1_RX | PC7 | PA6 | | | | | | LEUART1 Receive input. | | LEU1_TX | PC6 | PA5 | | | | | | LEUART1 Transmit output. Also used as receive input in half duplex communication. | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin.<br>Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | PC13 | PE0 | PC0 | PD6 | | | | Pulse Counter PCNT0 input number 0. | | PCNT0_S1IN | PC14 | PE1 | PC1 | PD7 | | | | Pulse Counter PCNT0 input number 1. | | PCNT1_S0IN | PC4 | PB3 | | | | | | Pulse Counter PCNT1 input number 0. | | Alternate | | | L | OCATIO | N | | | | |---------------|------|-------|------|--------|------|------|---|----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | PCNT1_S1IN | PC5 | PB4 | | | | | | Pulse Counter PCNT1 input number 1. | | PCNT2_S0IN | PD0 | PE8 | | | | | | Pulse Counter PCNT2 input number 0. | | PCNT2_S1IN | PD1 | PE9 | | | | | | Pulse Counter PCNT2 input number 1. | | PRS_CH0 | PA0 | PF3 | | | | | | Peripheral Reflex System PRS, channel 0. | | PRS_CH1 | PA1 | PF4 | | | | | | Peripheral Reflex System PRS, channel 1. | | PRS_CH2 | PC0 | PF5 | | | | | | Peripheral Reflex System PRS, channel 2. | | PRS_CH3 | PC1 | PE8 | | | | | | Peripheral Reflex System PRS, channel 3. | | TIM0_CC0 | PA0 | PA0 | PF6 | PD1 | PA0 | PF0 | | Timer 0 Capture Compare input / output channel 0. | | TIM0_CC1 | PA1 | PA1 | PF7 | PD2 | PC0 | PF1 | | Timer 0 Capture Compare input / output channel 1. | | TIM0_CC2 | PA2 | PA2 | PF8 | PD3 | PC1 | PF2 | | Timer 0 Capture Compare input / output channel 2. | | TIM0_CDTI0 | PA3 | PC13 | PF3 | PC13 | PC2 | PF3 | | Timer 0 Complimentary Deat Time Insertion channel 0. | | TIM0_CDTI1 | PA4 | PC14 | PF4 | PC14 | PC3 | PF4 | | Timer 0 Complimentary Deat Time Insertion channel 1. | | TIM0_CDTI2 | PA5 | PC15 | PF5 | PC15 | PC4 | PF5 | | Timer 0 Complimentary Deat Time Insertion channel 2. | | TIM1_CC0 | PC13 | PE10 | PB0 | PB7 | PD6 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | PB1 | PB8 | PD7 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | PB2 | PB11 | PC13 | | | Timer 1 Capture Compare input / output channel 2. | | TIM2_CC0 | PA8 | PA12 | PC8 | | | | | Timer 2 Capture Compare input / output channel 0. | | TIM2_CC1 | PA9 | PA13 | PC9 | | | | | Timer 2 Capture Compare input / output channel 1. | | TIM2_CC2 | PA10 | PA14 | PC10 | | | | | Timer 2 Capture Compare input / output channel 2. | | TIM3_CC0 | PE14 | PE0 | | | | | | Timer 3 Capture Compare input / output channel 0. | | TIM3_CC1 | PE15 | PE1 | | | | | | Timer 3 Capture Compare input / output channel 1. | | TIM3_CC2 | PA15 | PE2 | | | | | | Timer 3 Capture Compare input / output channel 2. | | U0_RX | PF7 | PE1 | PA4 | PC15 | | | | UART0 Receive input. | | U0_TX | PF6 | PE0 | PA3 | PC14 | | | | UART0 Transmit output. Also used as receive input in half duplex communication. | | U1_RX | PC13 | | PB10 | PE3 | | | | UART1 Receive input. | | U1_TX | PC12 | | PB9 | PE2 | | | | UART1 Transmit output. Also used as receive input in half duplex communication. | | US0_CLK | PE12 | PE5 | PC9 | PC15 | PB13 | PB13 | | USART0 clock input / output. | | US0_CS | PE13 | PE4 | PC8 | PC14 | PB14 | PB14 | | USART0 chip select input / output. | | | | | | | | | | USART0 Asynchronous Receive. | | US0_RX | PE11 | PE6 | PC10 | PE12 | PB8 | PC1 | | USART0 Synchronous mode Master Input / Slave Output (MISO). | | US0_TX | PE10 | PE7 | PC11 | PE13 | PB7 | PC0 | | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication. | | 030_17 | FLIO | F L / | FOII | FLIS | FBI | 100 | | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | PB7 | PD2 | PF0 | | | | | USART1 clock input / output. | | US1_CS | PB8 | PD3 | PF1 | | | | | USART1 chip select input / output. | | US1_RX | PC1 | PD1 | PD6 | | | | | USART1 Asynchronous Receive. USART1 Synchronous mode Master Input / Slave Output (MISO). | | US1_TX | PC0 | PD0 | PD7 | | | | | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. USART1 Synchronous mode Master Output / Slave Input (MOSI). | | Alternate | ernate LOCATION | | | | N | | | | |---------------|-----------------|-----|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | US2_CLK | PC4 | PB5 | | | | | | USART2 clock input / output. | | US2_CS | S PC5 PB6 | | | | | | | USART2 chip select input / output. | | US2_RX | PC3 | PB4 | | | | | | USART2 Asynchronous Receive. USART2 Synchronous mode Master Input / Slave Output (MISO). | | US2_TX | PC2 | PB3 | | | | | | USART2 Asynchronous Transmit.Also used as receive input in half duplex communication. USART2 Synchronous mode Master Output / Slave Input (MOSI). | #### 4.3 GPIO Pinout Overview The specific GPIO pins available in *EFM32WG280* is shown in Table 4.3 (p. 67). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port in indicated by a number from 15 down to 0. Table 4.3. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port A | PA15 | PA14 | PA13 | PA12 | PA11 | PA10 | PA9 | PA8 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | - | PB14 | PB13 | PB12 | PB11 | PB10 | PB9 | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Port C | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | - | - | - | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Port F | - | - | - | - | - | - | PF9 | PF8 | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ## **4.4 Opamp Pinout Overview** The specific opamp terminals available in *EFM32WG280* is shown in Figure 4.2 (p. 67) . Figure 4.2. Opamp Pinout ## 4.5 LQFP100 Package Figure 4.3. LQFP100 #### Note: - 1. Datum 'T', 'U' and 'Z' to be determined at datum plane 'H'. - 2. Datum 'D' and 'E' to be determined at seating plane datum 'Y'. - 3. Dimension 'D1' and 'E1' do not include mold protrusions. Allowable protrusion is 0.25 per side. Dimensions 'D1' and 'E1' do include mold mismatch and are determined at datum plane datum 'H'. - 4. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum 'b' dimension by more than 0.08 mm. Dambar can not be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm - 5. Exact shape of each corner is optional. Table 4.4. LQFP100 (Dimensions in mm) | | | SYMBOL | MIN | NOM | MAX | | |-----------------------|-----|--------|---------------|---------|------|--| | total thickness | | А | | | 1.6 | | | stand off | | A1 | 0.05 | | 0.15 | | | mold thickness | | A2 | 1.35 | 1.45 | | | | lead width (plating | ) | b | 0.17 | 0.2 | 0.27 | | | lead width | | b1 | 0.17 | | 0.23 | | | L/F thickness (platin | g) | С | 0.09 | | 0.2 | | | lead thickness | | c1 | 0.09 | | 0.16 | | | | х | D | | 16 BSC | | | | | у | Е | | 16 BSC | | | | body size | Х | D1 | | 14 BSC | | | | body size | у | E1 | | 14 BSC | | | | lead pitch | | е | | 0.5 BSC | | | | | | L | 0.45 0.6 0.75 | | | | | footprint | | L1 | | 1 REF | | | | | | θ | 0° | 3.5° | 7° | | | | | θ1 | 0° | | | | | | | θ2 | 11° | 12° | 13° | | | | | θ3 | 11° | 12° | 13° | | | | | R1 | 0.08 | | | | | | | R1 | 0.08 | | 0.2 | | | | | S | 0.2 | | | | | package edge tolera | nce | aaa | | 0.2 | , | | | lead edge toleranc | е | bbb | | | | | | coplanarity | | ccc | 0.08 | | | | | lead offset | | ddd | 0.08 | | | | | mold flatness | | eee | | 0.05 | | | The LQFP100 Package uses Nickel-Palladium-Gold preplated leadframe. All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx # **5 PCB Layout and Soldering** ## **5.1 Recommended PCB Layout** Figure 5.1. LQFP100 PCB Land Pattern Table 5.1. QFP100 PCB Land Pattern Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | Symbol | Pin number | Symbol | Pin number | |--------|-----------|--------|------------|--------|------------| | а | 1.45 | P1 | 1 | P6 | 75 | | b | 0.30 | P2 | 25 | P7 | 76 | | С | 0.50 | P3 | 26 | P8 | 100 | | d | 15.40 | P4 | 50 | - | - | | е | 15.40 | P5 | 51 | - | - | Figure 5.2. LQFP100 PCB Solder Mask Table 5.2. QFP100 PCB Solder Mask Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | а | 1.57 | | b | 0.42 | | С | 0.50 | | d | 15.40 | | е | 15.40 | Figure 5.3. LQFP100 PCB Stencil Design Table 5.3. QFP100 PCB Stencil Design Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | а | 1.35 | | b | 0.20 | | С | 0.50 | | d | 15.40 | | е | 15.40 | - 1. The drawings are not to scale. - 2. All dimensions are in millimeters. - 3. All drawings are subject to change without notice. - 4. The PCB Land Pattern drawing is in compliance with IPC-7351B. - 5. Stencil thickness 0.125 mm. - 6. For detailed pin-positioning, see Figure 4.3 (p. 68). ## 5.2 Soldering Information The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed. The packages have a Moisture Sensitivity Level rating of 3, please see the latest IPC/JEDEC J-STD-033 standard for MSL description and level 3 bake conditions. # 6 Chip Marking, Revision and Errata ## 6.1 Chip Marking In the illustration below package fields and position are shown. Figure 6.1. Example Chip Marking (top view) ## 6.2 Revision The revision of a chip can be determined from the "Revision" field in Figure 6.1 (p. 73). ## 6.3 Errata Please see the errata document for EFM32WG280 for description and resolution of device erratas. This document is available in Simplicity Studio and online at: http://www.silabs.com/support/pages/document-library.aspx?p=MCUs--32-bit ## 7 Revision History ## 7.1 Revision 1.40 June 13th, 2014 Removed "Preliminary" markings. Corrected single power supply voltage minimum value from 1.85V to 1.98V. Added AUXHFRCO to blockdiagram and electrical characteristics. Updated current consumption data. Updated transition between energy modes data. Updated power management data. Updated GPIO data. Updated LFRCO, HFRCO and ULFRCO data. Updated ADC data. Updated DAC data. Updated OPAMP data. Updated ACMP data. Updated VCMP data. Added EBI timing chapter. #### 7.2 Revision 1.31 November 21st, 2013 Updated figures. Updated errata-link. Updated chip marking. Added link to Environmental and Quality information. Re-added missing DAC-data. #### 7.3 Revision 1.30 September 30th, 2013 Added I2C characterization data. Added SPI characterization data. Corrected the DAC and OPAMP2 pin sharing information in the Alternate Functionality Pinout section. Corrected the ADC resolution from 12, 10 and 6 bit to 12, 8 and 6 bit. Updated the EM0 and EM1 current consumption numbers. Updated the the EM1 plots and removed the EM0 plots. Updated Environmental information. Updated trademark, disclaimer and contact information. Other minor corrections. ## 7.4 Revision 1.20 June 28th, 2013 Updated power requirements in the Power Management section. Removed minimum load capacitance figure and table. Added reference to application note. Other minor corrections. #### **7.5 Revision 1.10** May 6th, 2013 Updated current consumption table and figures in Electrical characteristics section. Other minor corrections. ### **7.6 Revision 1.00** September 11th, 2012 Updated the HFRCO 1 MHz band typical value to 1.2 MHz. Updated the HFRCO 7 MHz band typical value to 6.6 MHz. Other minor corrections. ## 7.7 Revision 0.95 May 3rd, 2012 Updated EM2/EM3 current consumption at 85°C. ## 7.8 Revision 0.90 February 27th, 2012 Initial preliminary release. ## A Disclaimer and Trademarks #### A.1 Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### A.2 Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. ## **B** Contact Information Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Please visit the Silicon Labs Technical Support web page: http://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. ## **Table of Contents** | 1. | Ordering Information | 2 | |----|--------------------------------------|------| | 2. | System Summary | 3 | | | 2.1. System Introduction | 3 | | | 2.2. Configuration Summary | 7 | | | 2.3. Memory Map | ۶ | | 3 | Electrical Characteristics | 10 | | J. | 3.1. Test Conditions | | | | 3.2. Absolute Maximum Ratings | . 10 | | | | | | | 3.3. General Operating Conditions | . 10 | | | 3.4. Current Consumption | . 11 | | | 3.5. Transition between Energy Modes | | | | 3.6. Power Management | . 18 | | | 3.7. Flash | . 18 | | | 3.8. General Purpose Input Output | . 19 | | | 3.9. Oscillators | | | | 3.10. Analog Digital Converter (ADC) | . 32 | | | 3.11. Digital Analog Converter (DAC) | 42 | | | 3.12. Operational Amplifier (OPAMP) | . ⊿? | | | 3.13. Analog Comparator (ACMP) | . 40 | | | 3.13. Analog Comparator (ACMP) | . 41 | | | 5.14. Voliage Comparator (VCIVIF) | 45 | | | 3.15. EBI | | | | 3.16. I2C | | | | 3.17. USART SPI | | | | 3.18. Digital Peripherals | . 56 | | 4. | Pinout and Package | . 57 | | | 4.1. Pinout | | | | 4.2. Alternate Functionality Pinout | . 61 | | | 4.3. GPIO Pinout Overview | | | | 4.4. Opamp Pinout Overview | . 67 | | | 4.5. LQFP100 Package | . 68 | | 5. | PCB Layout and Soldering | . 70 | | | 5.1. Recommended PCB Layout | . 70 | | | 5.2. Soldering Information | . 72 | | 6 | Chip Marking, Revision and Errata | 73 | | ٠. | 6.1. Chip Marking | | | | 6.2. Revision | | | | 6.3. Errata | | | 7 | Revision History | | | ١. | 7.1. Revision 1.40 | | | | | | | | 7.2. Revision 1.31 | | | | 7.3. Revision 1.30 | | | | 7.4. Revision 1.20 | | | | 7.5. Revision 1.10 | | | | 7.6. Revision 1.00 | | | | 7.7. Revision 0.95 | | | | 7.8. Revision 0.90 | . 75 | | A. | Disclaimer and Trademarks | . 76 | | | A.1. Disclaimer | . 76 | | | A.2. Trademark Information | . 76 | | B. | Contact Information | . 77 | | | R1 | | # List of Figures | 2.1. Block Diagram | . 3 | |-------------------------------------------------------------------------------------------------------------------------------------------|------| | 2.2. EFM32WG280 Memory Map with largest RAM and Flash sizes | 9 | | 3.1. EM1 Current consumption with all peripheral clocks disabled and HFXO running at 48MHz | . 13 | | 3.2. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 28MHz | . 13 | | 3.3. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21MHz | . 14 | | 3.4. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14MHz | | | 3.5. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11MHz | | | 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6MHz | | | 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 1.2MHz | . 16 | | 3.8. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO. | . 16 | | 3.9. EM3 current consumption. | 17 | | 3.10. EM4 current consumption. | 17 | | 3.11. Typical Low-Level Output Current, 2V Supply Voltage | 21 | | 3.12. Typical High-Level Output Current, 2V Supply Voltage | . 22 | | 3.13. Typical Low-Level Output Current, 3V Supply Voltage | 23 | | 3.14. Typical High-Level Output Current, 3V Supply Voltage | . 24 | | 3.15. Typical Low-Level Output Current, 3.8V Supply Voltage | . 25 | | 3.16. Typical High-Level Output Current, 3.8V Supply Voltage | 26 | | 3.17. Calibrated LFRCO Frequency vs Temperature and Supply Voltage | 28 | | 3.18. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature | 29 | | 3.19. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature | 30 | | 3.20. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature | . 30 | | 3.21. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature | . 30 | | 3.22. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature | . 31 | | 3.23. Calibrated HFRCO 28 MHz Band Frequency vs Supply Voltage and Temperature | . 31 | | 3.24. Integral Non-Linearity (INL) | | | 3.25. Differential Non-Linearity (DNL) | 37 | | 3.26. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C | 38 | | 3.27. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C | 39 | | 3.28. ADC Differential Linearity Error vs Code. Vdd = 3V. Temp = 25°C | 40 | | 3.29. ADC Absolute Offset, Common Mode = Vdd /2 | 41 | | 3.29. ADC Absolute Offset, Common Mode = Vdd /2 | 41 | | 3.31. ADC Temperature sensor readout | 42 | | 3.32. OPAMP Common Mode Rejection Ratio | | | 3.33. OPAMP Positive Power Supply Rejection Ratio | . 45 | | 3.34. OPAMP Negative Power Supply Rejection Ratio | 46 | | 3.35 OPAMP Voltage Noise Spectral Density (Unity Gain) V <sub>out</sub> =1V | 46 | | 3.36. OPAMP Voltage Noise Spectral Density (Non-Unity Gain) | 46 | | 3.36. OPAMP Voltage Noise Spectral Density (Non-Unity Gain) 3.37. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 | 48 | | 3.38. EBI Write Enable Timing | . 49 | | 3.39. EBI Address Latch Enable Related Output Timing | 50 | | 3.40. EBI Read Enable Related Output Timing | 51 | | 3.41. EBI Read Enable Related Timing Requirements | . 52 | | 3.42. EBI Ready/Wait Related Timing Requirements | . 52 | | 3.43. SPI Master Timing | | | 3.44. SPI Slave Timing | 55 | | 4.1. EFM32WG280 Pinout (top view, not to scale) | . 57 | | 4.2. Opamp Pinout | 67 | | 4.3. LQFP100 | | | 5.1. LQFP100 PCB Land Pattern | | | 5.2. LQFP100 PCB Solder Mask | | | 5.3. LQFP100 PCB Stencil Design | | | · · · · · · · · · · · · · · · · · · · | 73 | ## **List of Tables** | 1.1. Ordering Information | 2 | |--------------------------------------------------------------|----| | 2.1. Configuration Summary | | | 3.1. Absolute Maximum Ratings | 10 | | 3.2. General Operating Conditions | 10 | | 3.3. Environmental | 11 | | 3.4. Current Consumption | 11 | | 3.5. Energy Modes Transitions | 17 | | 3.6. Power Management | 18 | | 3.7. Flash | 18 | | 3.8. GPIO | 19 | | 3.9. LFXO | | | 3.10. HFXO | | | 3.11. LFRCO | 28 | | 3.12. HFRCO | 29 | | 3.13. AUXHFRCO | 32 | | 3.14. ULFRCO | 32 | | 3.15. ADC | | | 3.16. DAC | | | 3.17. OPAMP | 43 | | 3.18. ACMP | | | 3.19. VCMP | | | 3.20. EBI Write Enable Timing | 50 | | 3.21. EBI Address Latch Enable Related Output Timing | | | 3.22. EBI Read Enable Related Output Timing | 51 | | 3.23. EBI Read Enable Related Timing Requirements | 52 | | 3.24. EBI Ready/Wait Related Timing Requirements | 52 | | 3.25. I2C Standard-mode (Sm) | 53 | | 3.26. I2C Fast-mode (Fm) | 53 | | 3.27. I2C Fast-mode Plus (Fm+) | | | 3.28. SPI Master Timing | 54 | | 3.29. SPI Master Timing with SSSEARLY and SMSDELAY | | | 3.30. SPI Slave Timing | 55 | | 3.31. SPI Slave Timing with SSSEARLY and SMSDELAY | 55 | | 3.32. Digital Peripherals | | | 4.1. Device Pinout | | | 4.2. Alternate functionality overview | | | 4.3. GPIO Pinout | | | 4.4. LQFP100 (Dimensions in mm) | | | 5.1. QFP100 PCB Land Pattern Dimensions (Dimensions in mm) | 70 | | 5.2. QFP100 PCB Solder Mask Dimensions (Dimensions in mm) | 71 | | 5.3. QFP100 PCB Stencil Design Dimensions (Dimensions in mm) | 72 | # **List of Equations** | 3.1. Total ACMP Active Current | 4 | |-------------------------------------------------------|----| | 3.2 VCMP Trigger Level as a Function of Level Setting | 49 | # SI20S.COM